

# Section 46. Serial Quad Interface (SQI)

## **HIGHLIGHTS**

This section of the manual contains the following major topics:

| 46.1  | Introduction                                             | 46-2  |
|-------|----------------------------------------------------------|-------|
| 46.2  | SQI Module Features                                      | 46-2  |
| 46.3  | Functional Block Description                             | 46-2  |
| 46.4  | Control Registers                                        | 46-4  |
| 46.5  | SQI Operation                                            | 46-33 |
| 46.6  | SQI Transfer Modes                                       | 46-35 |
| 46.7  | SQI Data Flow Modes                                      | 46-49 |
| 46.8  | Flash Instructions and Sequence Diagrams Quick Reference | 46-50 |
| 46.9  | Effects Of Reset                                         | 46-54 |
| 46.10 | Operation in Power-Saving Modes                          | 46-54 |
| 46.11 | Related Application Notes                                | 46-55 |
| 46.12 | Revision History                                         | 46-56 |

Note:

This family reference manual section is meant to serve as a complement to device data sheets. Depending on the device variant, this manual section may not apply to all PIC32 devices.

Please consult the note at the beginning of the "Serial Quad Interface (SQI)" chapter in the current device data sheet to check whether this document supports the device you are using.

Device data sheets and family reference manual sections are available for download from the Microchip Worldwide Web site at: http://www.microchip.com

## 46.1 INTRODUCTION

The SQI module is a synchronous serial interface that provides access to serial Flash memories and other serial devices. The SQI module supports Single Lane (identical to SPI), Dual Lane, and Quad Lane interface modes.

## 46.2 SQI MODULE FEATURES

The Serial Quad Interface (SQI) module offers the following key features:

- · Supports Single, Dual, and Quad Lane modes
- Supports Single Data Rate (SDR) and Double Data Rate (DDR) modes
- · Programmable command sequence
- · Data transfer modes:
  - DMA mode
  - Programmed I/O (PIO) mode
- eXecute-In-Place (XIP)
- Supports SPI Mode 0 and Mode 3
- Programmable Clock Polarity (CPOL) and Clock Phase (CPHA) bits
- Supports automatic memory status check in DMA and PIO modes
- · Supports up to two Chip Selects
- Supports up to four bytes of Flash address
- · Programmable interrupt thresholds
- · 32-byte transmit data buffer
- · 32-byte receive data buffer
- · 4-word controller buffer

## 46.3 FUNCTIONAL BLOCK DESCRIPTION

The SQI module, which is an industry standard synchronous serial link, helps communicate with multiple SPI compatible devices such as serial EEPROMs and serial Flash devices.

The SQI module has three interfaces, one external to the device (SQI Bus Interface) that connects to the external Flash memories or other serial devices, and two internal (Bus Slave interface for control register reads/writes and Bus Master for data transfers), as illustrated in Figure 46-1.

The SQI bus interface consists of four data lines (SQID3-SQID0), a clock line (SQICLK), and two select lines (SQICS0 and SQICS1). As mentioned earlier, the SQI module supports Single Lane (SPI mode), Dual Lane, and Quad Lane modes of operation.

The SQI module operates in both Single Data Rate (SDR) and Double Data Rate (DDR) modes. In DDR mode, the data transition occurs on both edges of the clock providing double the throughput.

**Note:** The SQI module is a half-duplex, synchronous serial interface when in Master mode of operation.

The SQI module has configurable transmit and receive buffers, programmable baud rates through the internal clock divider, clock phase, and clock polarity control for efficient data operations. Transmit and receive buffers can be accessed through SQI1TXDATA and SQI1RXDATA registers. Similarly, the control buffer can be accessed through the SQI1CON register and is mainly used to pipeline the operations. The SQI module operates in three transfer modes: DMA, PIO, and XIP. All three modes use the control buffer to pipeline the command/data sequences on the SQI bus.

The SQI module supports two data flow modes: SPI Mode 0 and Mode 3. Each transfer mode (XIP/PIO/DMA) can use any of the data flow modes as desired by the application.

DMA and PIO modes are typically used to transfer the data to and from external serial Flash memory, whereas, eXecute In Place (XIP) mode is used to execute the code out of the external serial Flash memory. DMA mode uses the internal DMA engine and buffer descriptors to transfer data between source and destination memory spaces off-loading the Host processor during which time, accessing SQI1TXDATA, SQI1RXDATA, and SQI1CON functionally will not yield expected results. However, PIO mode engages the Host processor to access the contents of the external serial Flash memory using a bit-band method through the transmit and receive data registers. Refer to section 46.6 "SQI Transfer Modes" for a detailed description of each transfer mode.

The SQI module supports automatic memory status check reducing software burden. Figure 46-1 shows a block diagram of the SQI module.

Figure 46-1: **SQI Module Block Diagram** X SQID0 Tsoi Control Base Clock Divider Buffer (TBC) SQID1 X SQID2 Control and Transmit **Bus Slave** Status X SQID3 Buffer Registers SQI Master Interface SQICLK System  $\times$   $\overline{\rm sqics}_0$ Receive Buffer Bus Master DMA X SQICS1

## 46.4 CONTROL REGISTERS

The SQI module for PIC32 devices contains the following Special Function Registers (SFRs):

### SQI1XCON1: SQI XIP Control Register 1

This register is used to control the SQI operation in XIP mode and the user application should program this register prior to entering XIP mode.

### • SQI1XCON2: SQI XIP Control Register 2

This register is used to control the SQI operation in XIP mode and the user application should program this register prior to entering XIP mode.

## • SQI1CFG: SQI Configuration Register

This register can be read at any time and must be written only when the SQI port is not actively transmitting and receiving data. This register is used to configure the SQI module in all modes of operation.

## • SQI1CON: SQI Control Register

This register can be read or written at any time and is used to configure the SQI module. The SQI control buffer can be accessed using this register in the PIO mode of operation. Up to four commands can be stacked inside the SQI control buffer.

#### SQI1CLKCON: SQI Clock Control Register

This read/write register is used to generate SQI clock from the SQI base clock. It can be read and written at any time. The behavior of the clock is not deterministic if changed in the middle of a transfer. This register should be configured with desired clock rate before entering any mode of operation.

### SQI1CMDTHR: SQI Command Threshold Register

This register is used to program the buffer depth thresholds before the designated transmit or receive command is executed by the SQI module. This register is mostly used when the SQI module is in PIO mode of operation.

### • SQI1INTTHR: SQI Interrupt Threshold Register

This register is used to program the interrupt and buffer depth thresholds. If interrupt enable is not set for the corresponding bits, the interrupt signal will not be asserted; however, the status signal reflects the value and it can be polled for appropriate action.

### SQI1INTEN: SQI Interrupt Enable Register

This register is used to set the mask for interrupt generation. The status values will be set regardless of the interrupt mask value.

## • SQI1INTSTAT: SQI Interrupt Status Register

This register provides interrupt status information. Bits that provide information about the SQI module are read-only; these bits are set and cleared by the hardware. Read/write bits are set by hardware when an interrupt condition occurs and must be cleared by software.

## • SQI1TXDATA: SQI Transmit Data Buffer Register

This register is used to write data to the transmit buffer and to issue commands to the device that is attached to the SQI.

#### SQI1RXDATA: SQI Receive Data Buffer Register

This register contains the read contents from the external serial devices.

### • SQI1STAT1: SQI Status Register 1

This register provides the transmit/receive buffer levels.

#### • SQI1STAT2: SQI Status Register 2

This register is used to monitor buffer overflow/underflow events and for data bus debugging.

## SQI1BDCON: SQI Buffer Descriptor Control Register

This register controls the Buffer Descriptor and is used in the DMA mode of operation.

## • SQI1BDCURADD: SQI Buffer Descriptor Current Address Register

This register provides the current descriptor address being processed by the DMA.

### • SQI1BDBASEADD: SQI Buffer Descriptor Base Address Register

This register contains the address of the first buffer descriptor. This register must be updated only when the Buffer Descriptor DMA is idle.

SQI1BDSTAT: SQI Buffer Descriptor Status Register

This register contains the current descriptor control word and provides DMA status information.

SQI1BDPOLLCON: SQI Buffer Descriptor Poll Control Register

This register determines the number of cycles the DMA would wait before refetching the descriptor control word if the previous descriptor fetched was disabled.

SQI1BDTXDSTAT: SQI Buffer Descriptor DMA Transmit Status Register
 This register provides the Buffer Descriptor DMA transmit status.

SQI1BDRXDSTAT: SQI Buffer Descriptor DMA Receive Status Register
 This register provides the Buffer Descriptor DMA receive status.

• SQI1THR: SQI Threshold Control Register

This register is used to program the threshold value for the SQI control buffer.

SQI1INTSIGEN: SQI Interrupt Signal Enable Register

This register acts as a second level gate for the interrupts. Interrupt bits in both the SQI1INTEN and SQI1INTSEN registers should be set simultaneously to trigger an interrupt.

SQI1TAPCON: SQI TAP Control Register

This register provides clock to data timing control at higher interface speeds.

SQI1MEMSTAT: SQI Memory Status Control Register

This register control the Flash memory status check command and RDY/BUSY bit positions.

SQI1XCON3: SQI XIP Control Register 3 and SQI1XCON4: SQI XIP Control Register 4
 These optional XIP mode registers provides additional command queuing. Up to three commands with status check options are supported.

Table 46-1 provides a brief summary of the related SQI module registers. Corresponding registers appear after the summary, followed by a detailed description of each bit.

Table 46-1: Serial Quadrature Interface (SQI) Register Map

| Register      | Bit   |                   |       |         |          |              |               |              | В            | Bits           |               |             |              |               |             |              |               |
|---------------|-------|-------------------|-------|---------|----------|--------------|---------------|--------------|--------------|----------------|---------------|-------------|--------------|---------------|-------------|--------------|---------------|
| Name          | Range | 31/15             | 30/14 | 29/13   | 28/12    | 27/11        | 26/10         | 25/9         | 24/8         | 23/7           | 22/6          | 21/5        | 20/4         | 19/3          | 18/2        | 17/1         | 16/0          |
| SQI1<br>XCON1 | 31:16 | _                 | _     | SDRCMD  | DDRDATA  | DDR<br>DUMMY | DDR<br>MODE   | DDR<br>ADDR  | DDRCMD       | DUN            | MMYBYTES<     | 2:0>        | Al           | DDRBYTES<2:   | 0>          | READOPO      | ODE<7:6>      |
| ACONT         | 15:0  |                   |       | READOPO | ODE<5:0> |              |               | TYPEDA       | TA<1:0>      | TYPEDU         | MMY<1:0>      | TYPEMC      | DE<1:0>      | TYPEADI       | DR<1:0>     | TYPEC        | MD<1:0>       |
| SQI1          | 31:16 | _                 | _     | _       | _        | _            | _             | _            | _            | _              | _             | _           | _            | _             | _           | _            | _             |
| XCON2         | 15:0  | _                 | _     | _       | _        | DEVSE        | L<1:0>        | MODEBY       | TES<1:0>     |                |               |             | MODEC        | ODE<7:0>      |             |              |               |
| SQI1CFG       | 31:16 | _                 | _     | _       | _        | _            | _             | CSEN         | l<1:0>       | SQIEN          | _             | DATAE       | N<1:0>       | CONBUFRST     | RXBUFRST    | TXBUFRST     | RESET         |
| SQITCFG       | 15:0  | _                 | _     | _       | BURSTEN  | _            | HOLD          | WP           | _            | _              | _             | LSBF        | CPOL         | СРНА          |             | MODE<2:0>    |               |
| SQI1CON       | 31:16 | _                 | _     | _       | _        | _            | _             | _            | SCHECK       | DDRMODE        | DASSERT       | DEVSE       | L<1:0>       | LANEMO        | DE<1:0>     | CMDIN        | IT<1:0>       |
| SQITCON       | 15:0  |                   |       |         |          |              |               |              | TXRXCO       | UNT<15:0>      |               |             |              |               |             |              |               |
| SQI1          | 31:16 | _                 | _     | _       | _        | _            | _             | _            | _            | _              | _             | _           | _            | _             | (           | CLKDIV<10:8  | >             |
| CLKCON        | 15:0  |                   |       |         | CLKDI    | V<7:0>       |               |              |              | _              | _             | _           | _            | _             | _           | STABLE       | EN            |
| SQI1          | 31:16 | _                 | _     | _       | _        | _            | _             | 1            | _            | _              | _             | _           | _            | _             | _           |              | _             |
| CMDTHR        | 15:0  | _                 | _     |         |          | TXCMDT       | HR<5:0>       |              |              | _              | _             |             |              | RXCMDT        | HR<5:0>     |              |               |
| SQI1          | 31:16 | _                 | _     | _       | _        | _            | _             | 1            | _            | _              | _             | _           | _            | _             | _           |              | _             |
| INTTHR        | 15:0  | _                 | _     |         |          | TXINTTI      | HR<5:0>       |              |              | _              | _             |             |              | RXINTTH       | IR<5:0>     |              |               |
| SQI1          | 31:16 | _                 | _     | _       | _        | _            | _             | -            | _            | _              | _             | _           | _            | _             | _           | -            | _             |
| INTEN         | 15:0  | _                 | _     | _       | -        | DMAEIE       | PKT<br>COMPIE | BD<br>DONEIE | CON<br>THRIE | CON<br>EMPTYIE | CON<br>FULLIE | RX<br>THRIE | RX<br>FULLIE | RX<br>EMPTYIE | TX<br>THRIE | TX<br>FULLIE | TX<br>EMPTYIE |
| SQI1          | 31:16 | _                 | _     | _       | _        | _            | _             | 1            | _            | _              | _             | _           | _            | _             | _           |              | _             |
| INTSTAT       | 15:0  | _                 | _     | _       | _        | DMAEIF       | PKT<br>COMPIF | BD<br>DONEIF | CON<br>THRIF | CON<br>EMPTYIF | CON<br>FULLIF | RX<br>THRIF | RX<br>FULLIF | RX<br>EMPTYIF | TX<br>THRIF | TX<br>FULLIF | TX<br>EMPTYIF |
| SQI1          | 31:16 |                   |       |         |          |              |               |              | TXDAT        | A<31:16>       |               |             |              | _             |             |              |               |
| TXDATA        | 15:0  |                   |       |         |          |              |               |              | TXDAT        | A<15:0>        |               |             |              |               |             |              |               |
| SQI1          | 31:16 |                   |       |         |          |              |               |              | RXDAT        | A<31:16>       |               |             |              |               |             |              |               |
| RXDATA        | 15:0  |                   |       |         |          |              |               |              | RXDAT        | A<15:0>        |               |             |              |               |             |              |               |
| SQI1          | 31:16 | _                 | _     | _       | _        | _            | _             | _            | _            | _              | _             |             |              | TXBUFFR       | EE<5:0>     |              |               |
| STAT1         | 15:0  | _                 | _     | _       | _        | _            | _             | _            | _            | _              | _             |             |              | RXBUFC        | NT<5:0>     |              |               |
| SQI1          | 31:16 | _                 | _     | _       | _        | _            | _             | _            | _            | _              | _             | _           | _            | _             | _           | CMDST        | AT<1:0>       |
| STAT2         | 15:0  | _                 | _     | _       | _        | _            |               | CONAV        | AIL<3:0>     |                | SDID3         | SDID2       | SDID1        | SDID0         | _           | RXUN         | TXOV          |
| SQI1          | 31:16 | _                 | _     | _       | _        | _            | _             | _            | _            | _              | _             | _           | _            | _             | _           | _            | _             |
| BDCON         | 15:0  | _                 | _     | _       | _        | _            | _             | -            | _            | _              | _             | _           | _            | _             | START       | POLLEN       | DMAEN         |
| SQI1BD        | 31:16 | BDCURRADDR<31:16> |       |         |          |              |               |              |              |                |               |             |              |               |             |              |               |
| CURADD        | 15:0  |                   |       |         |          |              |               |              | BDCURR/      | ADDR<15:0>     |               |             |              |               |             |              |               |
| SQI1BD        | 31:16 |                   |       | <u></u> |          |              | <u></u>       |              | BDADD        | R<31:16>       | <u></u>       | <u></u>     |              |               |             |              |               |
| BASEADD       | 15:0  |                   |       |         |          |              |               |              | BDADE        | R<15:0>        |               |             |              |               |             | <u> </u>     |               |
| SQI1BD        | 31:16 | -                 | _     | _       | _        | _            | _             | _            | _            | _              | -             |             | BDSTA        | ATE<3:0>      |             | DMA<br>START | DMAACTV       |
| STAT          | 15:0  |                   |       | •       |          |              |               |              | BDCO         | N<15:0>        |               | •           |              |               |             |              |               |
| SQI1BD        | 31:16 | _                 | _     | _       | _        | _            | _             | _            | _            | _              | _             | _           | _            | _             | _           | _            | _             |
| POLLCON       | 15:0  |                   |       |         |          |              |               |              | POLLCO       | ON<15:0>       |               |             |              |               |             |              |               |

Table 46-1: Serial Quadrature Interface (SQI) Register Map (Continued)

| Register      | Bit   |       |       |       |                 |                                       |                |               | E             | Bits                              | 3                              |              |               |                |               |               |                |  |  |
|---------------|-------|-------|-------|-------|-----------------|---------------------------------------|----------------|---------------|---------------|-----------------------------------|--------------------------------|--------------|---------------|----------------|---------------|---------------|----------------|--|--|
|               | Range | 31/15 | 30/14 | 29/13 | 28/12           | 27/11                                 | 26/10          | 25/9          | 24/8          | 23/7                              | 22/6                           | 21/5         | 20/4          | 19/3           | 18/2          | 17/1          | 16/0           |  |  |
| SQI1BD        | 31:16 | _     | _     | _     |                 | TXSTA                                 | ΓE<3:0>        |               | _             | _                                 | _                              |              |               | TXBUFC         | TXBUFCNT<5:0> |               |                |  |  |
| TXDSTAT       | 15:0  | _     | _     | _     | _               | _                                     | _              | _             |               | TXCURBUFLEN<8:0>                  |                                |              |               |                |               |               |                |  |  |
| SQI1BD        | 31:16 | _     | _     | _     |                 | RXSTA                                 | ΓE<3:0>        |               |               | _                                 | _                              |              |               | RXBUFCI        | NT<5:0>       |               |                |  |  |
| RXDSTAT       | 15:0  | _     | _     | _     | _               | _                                     | _              | _             |               | RXCURBUFLEN<8:0>                  |                                |              |               |                |               |               |                |  |  |
| SQI1THR       | 31:16 | _     | _     | -     | _               | _                                     | _              | 1             | ı             | _                                 | _                              | _            | _             | _              | _             | _             | _              |  |  |
| SQITTIN       | 15:0  | _     | _     | -     | _               | _                                     | _              | 1             | ı             | _                                 | _                              | _            | _             |                | THRES         | S<3:0>        |                |  |  |
| SQI1INT       | 31:16 | _     | _     | -     | _               | _                                     | _              | 1             | ı             | _                                 | _                              | _            | _             | _              | _             | _             | _              |  |  |
| SIGEN         | 15:0  | -     | _     | -     | _               | DMAEISE                               | PKT<br>COMPISE | BD<br>DONEISE | CON<br>THRISE | CON<br>EMPTYISE                   | CON<br>FULLISE                 | RX<br>THRISE | RX<br>FULLISE | RX<br>EMPTYISE | TX<br>THRISE  | TX<br>FULLISE | TX<br>EMPTYISE |  |  |
| SQI1          | 31:16 | _     | _     |       |                 | DDRCLKII                              | NDLY<5:0>      |               |               | SDRDATINDLY<3:0> DDRDATINDLY<3:0> |                                |              |               | IDLY<3:0>      |               |               |                |  |  |
| TAPCON        | 15:0  | _     | _     |       |                 | SDRCLKI                               | NDLY<5:0>      |               |               |                                   | DATAOUTDLY<3:0> CLKOUTDLY<3:0> |              |               |                | DLY<3:0>      |               |                |  |  |
| SQI1          | 31:16 | _     | _     | _     | _               | _                                     | _              | _             | _             | _                                 | _                              | _            | STATPOS       | TYPESTA        | AT<1:0>       | STATBY        | TES<1:0>       |  |  |
| MEMSTAT       | 15:0  |       |       |       |                 |                                       |                |               | STATC         | MD<15:0>                          |                                |              |               |                |               |               |                |  |  |
| SQI1<br>XCON3 | 31:16 | _     |       | 1     | INIT1<br>SCHECK | INIT1 INIT1COLINT (1:0) INIT1TY PE (1 |                |               |               |                                   |                                |              | INIT1CM       | MD3<7:0>       |               |               |                |  |  |
| ACONS         | 15:0  |       |       |       | INIT1CM         | IIT1CMD2<7:0>                         |                |               |               |                                   |                                |              | INIT1CN       | MD1<7:0>       |               |               |                |  |  |
| SQI1<br>XCON4 | 31:16 | _     | -     | -     | INIT2<br>SCHECK |                                       |                |               |               |                                   |                                |              | INIT2CM       | MD3<7:0>       |               |               |                |  |  |
| ACON4         | 15:0  |       |       |       | INIT2CM         | INIT2CMD2<7:0>                        |                |               |               |                                   | -                              |              | INIT2CN       | MD1<7:0>       | -             | -             |                |  |  |

Register 46-1: SQI1XCON1: SQI XIP Control Register 1

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5     | Bit<br>28/20/12/4          | Bit<br>27/19/11/3           | Bit<br>26/18/10/2          | Bit<br>25/17/9/1           | Bit<br>24/16/8/0            |  |
|--------------|-------------------|-------------------|-----------------------|----------------------------|-----------------------------|----------------------------|----------------------------|-----------------------------|--|
|              | U-0               | U-0               | R/W-0                 | R/W-0                      | R/W-0                       | R/W-0                      | R/W-0                      | R/W-0                       |  |
| 31:24        | _                 | _                 | SDRCMD <sup>(2)</sup> | DDR<br>DATA <sup>(2)</sup> | DDR<br>DUMMY <sup>(2)</sup> | DDR<br>MODE <sup>(2)</sup> | DDR<br>ADDR <sup>(2)</sup> | DDR<br>CMD <sup>(1,2)</sup> |  |
| 00:40        | R/W-0             | R/W-0             | R/W-0                 | R/W-0                      | R/W-0                       | R/W-0                      | R/W-0                      | R/W-0                       |  |
| 23:16        | DUN               | MMYBYTES-         | <2:0>                 | ADDRBYTES<2:0>             |                             |                            | READOPCODE<7:6>            |                             |  |
| 45.0         |                   |                   |                       |                            |                             |                            | R/W-0                      | R/W-0                       |  |
| 15:8         |                   |                   | READOP                | CODE<5:0>                  |                             |                            | TYPEDA                     | \TA<1:0>                    |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0                 | R/W-0                      | R/W-0                       | R/W-0                      | R/W-0                      | R/W-0                       |  |
| 7:0          | TYPEDUN           | /MY<1:0>          | TYPEMO                | DE<1:0> TYPEADDR<1:0>      |                             |                            | TYPECMD<1:0>               |                             |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

'1' = Bit is set '0' = Bit is cleared -n = Value at POR x = Bit is unknown

bit 31-30 Unimplemented: Read as '0'

SDRCMD: SQI Command in SDR Mode bit(2) bit 29

> 1 = SQI command is in SDR mode and SQI data is in DDR mode 0 = SQI command is in DDR mode and SQI data is in DDR mode

DDRDATA: SQI Data DDR Mode bit(2) bit 28

1 = SQI data bytes are transferred in DDR mode

0 = SQI data bytes are transferred in SDR mode

DDRDUMMY: SQI Dummy DDR Mode bit(2) bit 27

1 = SQI dummy bytes are transferred in DDR mode

0 = SQI dummy bytes are transferred in SDR mode

bit 26 DDRMODE: SQI DDR Mode bit(2)

1 = SQI mode bytes are transferred in DDR mode

0 = SQI mode bytes are transferred in SDR mode

DDRADDR: SQI Address Mode bit(2) bit 25

1 = SQI address bytes are transferred in DDR mode

0 = SQI address bytes are transferred in SDR mode

DDRCMD: SQI DDR Command Mode bit (1,2) bit 24

1 = SQI command bytes are transferred in DDR mode

0 = SQI command bytes are transferred in SDR mode

bit 23-21 **DUMMYBYTES<2:0>:** Transmit Dummy Bytes bits

111 = Transmit seven dummy bytes after the address bytes

011 = Transmit three dummy bytes after the address bytes

010 = Transmit two dummy bytes after the address bytes

001 = Transmit one dummy bytes after the address bytes

000 = Transmit zero dummy bytes after the address bytes

Note 1: When DDRCMD is set to '0', the SQI module will ignore the value in the SDRCMD bit.

2: This bit is not available on all devices. Refer to the "SQI" chapter of the specific device data sheet to determine availability.

### Register 46-1: SQI1XCON1: SQI XIP Control Register 1 (Continued)

bit 20-18 ADDRBYTES<2:0>: Address Cycle bits

- 111 = Reserved
- .
- •
- 101 = Reserved
- 100 = Four address bytes
- 011 = Three address bytes
- 010 = Two address bytes
- 001 = One address bytes
- 000 = Zero address bytes
- bit 17-10 READOPCODE<7:0>: Op code Value for Read Operation bits

These bits contain the 8-bit op code value for read operation.

bit 9-8 **TYPEDATA<1:0>:** SQI Type Data Enable bits

The boot controller will receive the data in Single Lane, Dual Lane, or Quad Lane.

- 11 = Reserved
- 10 = Quad Lane mode data is enabled
- 01 = Dual Lane mode data is enabled
- 00 = Single Lane mode data is enabled
- bit 7-6 **TYPEDUMMY<1:0>:** SQI Type Dummy Enable bits

The boot controller will send the dummy in Single Lane, Dual Lane, or Quad Lane.

- 11 = Reserved
- 10 = Quad Lane mode dummy is enabled
- 01 = Dual Lane mode dummy is enabled
- 00 = Single Lane mode dummy is enabled
- bit 5-4 TYPEMODE<1:0>: SQI Type Mode Enable bits

The boot controller will send the mode in Single Lane, Dual Lane, or Quad Lane.

- 11 = Reserved
- 10 = Quad Lane mode is enabled
- 01 = Dual Lane mode is enabled
- 00 = Single Lane mode is enabled
- bit 3-2 TYPEADDR<1:0>: SQI Type Address Enable bits

The boot controller will send the address in Single Lane, Dual Lane, or Quad Lane.

- 11 = Reserved
- 10 = Quad Lane mode address is enabled
- 01 = Dual Lane mode address is enabled
- 00 = Single Lane mode address is enabled
- bit 1-0 TYPECMD<1:0>: SQI Type Command Enable bits

The boot controller will send the command in Single Lane, Dual Lane, or Quad Lane.

- 11 = Reserved
- 10 = Quad Lane mode command is enabled
- 01 = Dual Lane mode command is enabled
- 00 = Single Lane mode command is enabled
- Note 1: When DDRCMD is set to '0', the SQI module will ignore the value in the SDRCMD bit.
  - 2: This bit is not available on all devices. Refer to the "SQI" chapter of the specific device data sheet to determine availability.

Register 46-2: SQI1XCON2: SQI XIP Control Register 2

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |
| 31:24        | _                 | _                 | _                 | _                 | _                 |                   | _                | _                |  |  |  |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |
| 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |  |  |  |  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 15:8         | _                 | _                 | _                 | _                 | DEVSE             | EL<1:0>           | MODEBY           | TES<1:0>         |  |  |  |  |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |
| 7:0          | MODECODE<7:0>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-12 Unimplemented: Read as '0'

bit 11-10 DEVSEL<1:0>: Device Select bits

11 = Reserved

10 = Reserved

01 = Device 1 is selected

00 = Device 0 is selected

bit 9-8 MODEBYTES<1:0>: Mode Byte Cycle Enable bits

11 = Three cycles

10 = Two cycles

01 = One cycle

00 = Zero cycles

bit 7-0 MODECODE<7:0>: Mode Code Value bits

These bits contain the 8-bit code value for the mode bits.

Register 46-3: SQI1CFG: SQI Configuration Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4      | Bit<br>27/19/11/3            | Bit<br>26/18/10/2           | Bit<br>25/17/9/1            | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|------------------------|------------------------------|-----------------------------|-----------------------------|------------------|
| 04:04        | U-0               | U-0               | U-0               | U-0                    | U-0                          | U-0                         | R/W-0                       | R/W-0            |
| 31:24        | _                 | _                 | _                 | _                      | _                            | _                           | CSEN-                       | <1:0>            |
|              | R/W-0             | U-0               | R/W-0             | R/W-0                  | R/W-0, HC                    | R/W-0, HC                   | R/W-0, HC                   | R/W-0, HC        |
| 23:16        | SQIEN             | _                 | DATAI             | EN<1:0>                | CONBUF<br>RST <sup>(2)</sup> | RXBUF<br>RST <sup>(2)</sup> | TXBUF<br>RST <sup>(2)</sup> | RESET            |
| 45.0         | U-0               | r-0               | r-0               | R/W-0                  | r-0                          | R/W-0                       | R/W-0                       | U-0              |
| 15:8         | _                 | _                 | _                 | BURSTEN <sup>(1)</sup> | _                            | HOLD                        | WP                          | _                |
| 7.0          | U-0               | U-0               | R/W-0             | R/W-0                  | R/W-0                        | R/W-0                       | R/W-0                       | R/W-0            |
| 7:0          | _                 | _                 | LSBF              | CPOL                   | CPHA                         |                             | MODE<2:0>                   |                  |

**Legend:** HC = Hardware Cleared r = Reserved

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-26 Unimplemented: Read as '0'

bit 25-24 CSEN<1:0>: Chip Select Output Enable bits

11 = Chip Select 0 and Chip Select 1 are used

10 = Chip Select 1 is used (Chip Select 0 is not used)

01 = Chip Select 0 is used (Chip Select 1 is not used)

00 = Chip Select 0 and Chip Select 1 are not used

bit 23 SQIEN: SQI Enable bit

1 = SQI module is enabled

0 = SQI module is disabled

bit 22 Unimplemented: Read as '0'

bit 21-20 DATAEN<1:0>: Data Output Enable bits

11 = Reserved

10 = SQID3-SQID0 outputs are enabled

01 = SQID1 and SQID0 data outputs are enabled

00 = SQID0 data output is enabled

bit 19 CONBUFRST: Control Buffer Reset bit(2)

1 = A reset pulse is generated clearing the control buffer

0 = A reset pulse is not generated

bit 18 **RXBUFRST:** Receive Buffer Reset bit<sup>(2)</sup>

1 = A reset pulse is generated clearing the receive buffer

0 = A reset pulse is not generated

bit 17 **TXBUFRST:** Transmit Buffer Reset bit<sup>(2)</sup>

1 = A reset pulse is generated clearing the transmit buffer

0 = A reset pulse is not generated

bit 16 RESET: Software Reset Select bit

This bit is automatically cleared by the SQI module. All of the internal state machines and buffer pointers are reset by this reset pulse.

1 = A reset pulse is generated

0 = A reset pulse is not generated

bit 15 Unimplemented: Read as '0'

bit 14-13 Reserved: Must be programmed as '0'

Note 1: This bit must be programmed as '1'.

This bit is not available on all devices. Refer to the "SQI" chapter of the specific device data sheet to determine availability.

#### Register 46-3: SQI1CFG: SQI Configuration Register (Continued)

- bit 12 **BURSTEN:** Burst Configuration bit<sup>(1)</sup>
  - 1 = Burst is enabled
  - 0 = Burst is not enabled
- bit 11 **Reserved:** Must be programmed as '0'
- bit 10 HOLD: Hold bit

In Single Lane or Dual Lane mode, this bit is used to drive the SQID3 pin, which can be used for devices with a HOLD input pin. The meaning of the values for this bit will depend on the device to which SQID3 is connected.

bit 9 WP: Write Protect bit

In Single Lane or Dual Lane mode, this bit is used to drive the SQID2 pin, which can be used with devices with a write-protect pin. The meaning of the values for this bit will depend on the device to which SQID2 is connected

- bit 8-6 Unimplemented: Read as '0'
- bit 5 LSBF: Data Format Select bit
  - 1 = LSB is sent or received first
  - 0 = MSB is sent or received first
- bit 4 CPOL: Clock Polarity Select bit
  - 1 = Active-low SQICLK (SQICLK high is the Idle state)
  - 0 = Active-high SQICLK (SQICLK low is the Idle state)
- bit 3 CPHA: Clock Phase Select bit
  - 1 = SQICLK starts toggling at the start of the first data bit
  - 0 = SQICLK starts toggling at the middle of the first data bit
- bit 2-0 MODE<2:0>: Mode Select bits
  - 111 = Reserved
  - •
  - •
  - .
  - 100 = Reserved
  - 011 = XIP mode is selected (when this mode is entered, the module behaves as if executing in place (XIP), but uses the register data to control timing)
  - 010 = DMA mode is selected
  - 001 = CPU mode is selected (the module is controlled by the CPU in PIO mode. This mode is entered when leaving Boot or XIP mode)
  - 000 = Reserved
- Note 1: This bit must be programmed as '1'.
  - 2: This bit is not available on all devices. Refer to the "SQI" chapter of the specific device data sheet to determine availability.

Register 46-4: SQI1CON: SQI Control Register

| Bit<br>Range | Bit<br>31/23/15/7      | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0        |  |  |  |  |
|--------------|------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|-------------------------|--|--|--|--|
| 04-04        | U-0                    | U-0               | U-0               | U-0               | U-0               | U-0               | r-0              | R/W-0                   |  |  |  |  |
| 31:24        | _                      | _                 | _                 | _                 |                   | _                 | _                | SCHECK <sup>(1,2)</sup> |  |  |  |  |
| 00.40        | R/W-0                  | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0                   |  |  |  |  |
| 23:16        | DDRMODE <sup>(2)</sup> | DASSERT           | DEVSE             | L<1:0>            | LANEMO            | DE<1:0>           | CMDI             | NIT<1:0>                |  |  |  |  |
| 45.0         | R/W-0                  | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0                   |  |  |  |  |
| 15:8         | TXRXCOUNT<15:8>        |                   |                   |                   |                   |                   |                  |                         |  |  |  |  |
| 7.0          | R/W-0                  | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0                   |  |  |  |  |
| 7:0          |                        |                   |                   | TXRXCOL           | JNT<7:0>          |                   |                  |                         |  |  |  |  |

Legend:r = ReservedR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

- bit 31-26 Unimplemented: Read as '0'
- bit 25 Reserved: Must be programmed as '0'
- bit 24 SCHECK: Flash Status Check bit (1,2)
  - 1 = Check the status of the Flash
  - 0 = Do not check the status of the Flash
- bit 23 **DDRMODE:** Double Data Rate Mode bit<sup>(2)</sup>
  - 1 = Set the SQI transfers to DDR mode
  - 0 = Set the SQI transfers to SDR mode
- bit 22 DASSERT: Chip Select Assert bit
  - 1 = Chip Select is deasserted after transmission or reception of the specified number of bytes
  - 0 = Chip Select is not deasserted after transmission or reception of the specified number of bytes
- bit 21-20 DEVSEL<1:0>: SQI Device Select bits
  - 11 = Reserved
  - 10 = Reserved
  - 01 = Select Device 1
  - 00 = Select Device 0
- bit 19-18 LANEMODE<1:0>: SQI Lane Mode Select bits
  - 11 = Reserved
  - 10 = Quad Lane mode
  - 01 = Dual Lane mode
  - 00 = Single Lane mode
- bit 17-16 CMDINIT<1:0>: Command Initiation Mode Select bits

If it is Transmit, commands are initiated based on a write to the transmit register or the contents of TX buffer. If CMDINIT is Receive, commands are initiated based on reads to the read register or RX buffer availability.

- 11 = Reserved
- 10 = Receive
- 01 = Transmit
- 00 = Idle
- bit 15-0 TXRXCOUNT<15:0>: Transmit/Receive Count bits

These bits specify the total number of bytes to transmit or received (based on CMDINIT).

- **Note 1:** When this bit is set to '1', the SQI module uses the SQI1MEMSTAT register to control the status check command process.
  - 2: This bit is not available on all devices. Refer to the "SQI" chapter of the specific device data sheet to determine availability.

Register 46-5: SQI1CLKCON: SQI Clock Control Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3     | Bit<br>26/18/10/2 | Bit<br>25/17/9/1        | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-----------------------|-------------------|-------------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0                   | U-0               | U-0                     | U-0              |
| 31:24        |                   | _                 | 1                 | _                 | _                     |                   | _                       | 1                |
| 22.40        | U-0               | U-0               | U-0               | U-0               | U-0                   | R/W-0             | R/W-0                   | R/W-0            |
| 23:16        | _                 | _                 | _                 | _                 | _                     | CLI               | KDIV<10:8> <sup>(</sup> | 1,2)             |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0                 | R/W-0             | R/W-0                   | R/W-0            |
| 15:8         |                   |                   |                   | CLKDIV<           | 7:0> <sup>(1,2)</sup> |                   |                         |                  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | U-0                   | U-0               | R-0                     | R/W-0            |
| 7:0          | _                 | _                 | _                 | _                 | _                     | _                 | STABLE                  | EN               |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

### bit 31-19 Unimplemented: Read as '0'

bit 18-8 CLKDIV<10:0>: SQI Clock Tsqi Frequency Select bit(1,2)

10000000000 = Base clock TBC is divided by 2048

01000000000 = Base clock TBC is divided by 1024

001000000000 = Base clock TBC is divided by 512

00010000000 = Base clock TBC is divided by 256

00001000000 = Base clock TBC is divided by 128

00000100000 = Base clock TBC is divided by 64

00000010000 = Base clock TBC is divided by 32

00000001000 = Base clock TBC is divided by 16

0000000100 = Base clock TBC is divided by 8

00000000010 = Base clock TBC is divided by 4

0000000001 = Base clock TBC is divided by 2

00000000000 = Base clock TBC

Setting these bits to '00000000' specifies the highest frequency of the SQI clock.

- bit 7-2 **Unimplemented:** Read as '0'
- bit 1 STABLE: Tsqi Clock Stable Select bit

This bit is set to '1' when the SQI clock, TsQI, is stable after writing a '1' to the EN bit.

1 = Tsqı clock is stable

0 = Tsql clock is not stable

bit 0 EN: Tsqi Clock Enable Select bit

When clock oscillation is stable, the SQI module will set the STABLE bit to '1'.

- 1 = Enable the SQI clock (TsQI) (when clock oscillation is stable, the SQI module sets the STABLE bit to '1')
- 0 = Disable the SQI clock (TsQI) (the SQI module should stop its clock to enter a low power state); SFRs can still be accessed, as they use PBCLK5
- **Note 1:** Refer to the "**Electrical Characteristics**" chapter in the specific device data sheet for the maximum clock frequency specifications.
  - 2: The clock divider values are not the same on all devices. Refer to the "SQI" chapter of the specific device data sheet to determine the actual values.

Register 46-6: SQI1CMDTHR: SQI Command Threshold Register

| Bit<br>Range | Bit<br>31/23/15/7            | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 24.04        | U-0                          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 31:24        | _                            | _                 | _                 | _                 | _                 | _                 | _                | _                |  |  |  |
| 00.40        | U-0                          | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 23:16        | _                            | _                 | _                 | _                 | _                 | _                 | _                | _                |  |  |  |
| 45.0         | U-0                          | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 15:8         | _                            | _                 |                   |                   | TXCMDT            | HR<5:0>           |                  |                  |  |  |  |
| 7.0          | U-0                          | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |
| 7:0          | RXCMDTHR<5:0> <sup>(1)</sup> |                   |                   |                   |                   |                   |                  |                  |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 31-14 Unimplemented: Read as '0'

### bit 13-8 TXCMDTHR<5:0>: Transmit Command Threshold bits

In transmit initiation mode, the SQI module performs a transmit operation when transmit command threshold bytes are present in the TX buffer. These bits should usually be set to '1' for normal Flash commands, and set to a higher value for page programming. For 16-bit mode, the value should be a multiple of 2.

bit 7-6 Unimplemented: Read as '0'

## bit 5-0 RXCMDTHR<5:0>: Receive Command Threshold bits<sup>(1)</sup>

In receive initiation mode, the SQI module attempts to perform receive operations to fetch the receive command threshold number of bytes in the receive buffer. If space for these bytes is not present in the buffer, the SQI will not initiate a transfer. For 16-bit mode, the value should be a multiple of 2.

If software performs any reads, thereby reducing the buffer count, hardware would initiate a receive transfer to make the buffer count equal to the value in these bits. If software would not like any more words latched into the buffer, command initiation mode needs to be changed to Idle before any buffer reads by software.

In the case of Boot/XIP mode, the SQI module will use the System Bus burst size, instead of the receive command threshold value.

Note 1: These bits should only be programmed when a receive is not active (i.e., during Idle mode or a transmit).

Register 46-7: SQI1INTTHR: SQI Interrupt Threshold Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        |                   |                   | _                 | _                 | 1                 |                   | 1                |                  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 | _                 | -                 | _                 | -                | _                |
| 45.0         | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | _                 | _                 |                   |                   | TXINTTI           | HR<5:0>           |                  |                  |
| 7.0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | _                 | _                 |                   |                   | RXINTT            | HR<5:0>           |                  |                  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-14 Unimplemented: Read as '0'

bit 13-8 TXINTTHR<5:0>: Transmit Interrupt Threshold bits

A transmit interrupt is set when the transmit buffer has more space than the set number of bytes. For 16-bit mode, the value should be a multiple of 2.

bit 7-6 Unimplemented: Read as '0'

bit 5-0 RXINTTHR<5:0>: Receive Interrupt Threshold bits

A receive interrupt is set when the receive buffer count is larger than or equal to the set number of bytes. For 16-bit mode, the value should be multiple of 2.

Register 46-8: SQI1INTEN: SQI Interrupt Enable Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | _                 |                   |                   | _                 | _                | _                |
| 22.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 |                   |                   | _                 | _                | _                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | _                 | _                 | _                 |                   | DMAEIE            | PKTCOMPIE         | BDDONEIE         | CONTHRIE         |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | CONEMPTYIE        | CONFULLIE         | RXTHRIE           | RXFULLIE          | RXEMPTYIE         | TXTHRIE           | TXFULLIE         | TXEMPTYIE        |

**Legend:** HS = Hardware Set R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-12 Unimplemented: Read as '0'

bit 11 DMAEIE: DMA Bus Error Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 10 **PKTCOMPIE:** DMA Buffer Descriptor Packet Complete Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 9 **BDDONEIE:** DMA Buffer Descriptor Done Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 8 CONTHRIE: Control Buffer Threshold Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 7 CONEMPTYIE: Control Buffer Empty Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 6 CONFULLIE: Control Buffer Full Interrupt Enable bit

This bit enables an interrupt when the receive buffer is full.

1 = Interrupt is enabled0 = Interrupt is disabled

bit 5 RXTHRIE: Receive Buffer Threshold Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 4 RXFULLIE: Receive Buffer Full Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 3 RXEMPTYIE: Receive Buffer Empty Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 2 **TXTHRIE:** Transmit Threshold Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 1 TXFULLIE: Transmit Buffer Full Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

bit 0 TXEMPTYIE: Transmit Buffer Empty Interrupt Enable bit

1 = Interrupt is enabled0 = Interrupt is disabled

Register 46-9: SQI1INTSTAT: SQI Interrupt Status Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5      | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|------------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0                    | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 |                        | _                 | -                 | _                 |                  | _                |
| 22.40        | U-0               | U-0               | U-0                    | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 |                        | _                 | _                 | _                 | _                | _                |
|              | U-0               | U-0               | U-0                    | U-0               | R/W-0, HS         | R/W-0, HS         | R/W-0, HS        | R/W-0, HS        |
| 15:8         | _                 | _                 | _                      | _                 | DMA<br>EIF        | PKT<br>COMPIF     | BD<br>DONEIF     | CON<br>THRIF     |
|              | R/W-1, HS         | R/W-0, HS         | R/W-1, HS              | R/W-0, HS         | R/W-1, HS         | R/W-1, HS         | R/W-0, HS        | R/W-1, HS        |
| 7:0          | CON<br>EMPTYIF    | CON<br>FULLIF     | RXTHRIF <sup>(1)</sup> | RXFULLIF          | RX<br>EMPTYIF     | TXTHRIF           | TXFULLIF         | TX<br>EMPTYIF    |

**Legend:** HS = Hardware Set

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-12 Unimplemented: Read as '0'

bit 11 DMAEIF: DMA Bus Error Interrupt Flag bit

1 = DMA bus error has occurred

0 = DMA bus error has not occurred

bit 10 PKTCOMPIF: DMA Buffer Descriptor Processor Packet Completion Interrupt Flag bit

1 = DMA BD packet is complete

0 = DMA BD packet is in progress

bit 9 BDDONEIF: DMA Buffer Descriptor Done Interrupt Flag bit

1 = DMA BD process is done

0 = DMA BD process is in progress

bit 8 CONTHRIF: Control Buffer Threshold Interrupt Flag bit

1 = The control buffer has more than THRES words of space available

0 = The control buffer has less than THRES words of space available

bit 7 CONEMPTYIF: Control Buffer Empty Interrupt Flag bit

1 = Control buffer is empty

0 = Control buffer is not empty

bit 6 CONFULLIF: Control Buffer Full Interrupt Flag bit

1 = Control buffer is full

0 = Control buffer is not full

bit 5 **RXTHRIF:** Receive Buffer Threshold Interrupt Flag bit<sup>(1)</sup>

1 = Receive buffer has more than RXINTTHR words of space available

0 = Receive buffer has less than RXINTTHR words of space available

bit 4 RXFULLIF: Receive Buffer Full Interrupt Flag bit

1 = Receive buffer is full

0 = Receive buffer is not full

bit 3 RXEMPTYIF: Receive Buffer Empty Interrupt Flag bit

1 = Receive buffer is empty

0 = Receive buffer is not empty

**Note 1:** In the case of Boot/XIP mode, the POR value of the receive buffer threshold is zero. Therefore, this bit will be set to a '1', immediately after a POR until a read request on the System Bus bus is received.

**Note:** The bits in the register are cleared by writing a '1' to the corresponding bit position.

## Register 46-9: SQI1INTSTAT: SQI Interrupt Status Register (Continued)

- bit 2 **TXTHRIF:** Transmit Buffer Threshold Interrupt Flag bit
  - 1 = Transmit buffer has more than TXINTTHR words of space available
  - 0 = Transmit buffer has less than TXINTTHR words of space available
- bit 1 TXFULLIF: Transmit Buffer Full Interrupt Flag bit
  - 1 = The transmit buffer is full
  - 0 = The transmit buffer is not full
- bit 0 TXEMPTYIF: Transmit Buffer Empty Interrupt Flag bit
  - 1 = The transmit buffer is empty
  - 0 = The transmit buffer has content
- **Note 1:** In the case of Boot/XIP mode, the POR value of the receive buffer threshold is zero. Therefore, this bit will be set to a '1', immediately after a POR until a read request on the System Bus bus is received.

**Note:** The bits in the register are cleared by writing a '1' to the corresponding bit position.

Register 46-10: SQI1TXDATA: SQI Transmit Data Buffer Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--|--|
| 24.04        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
| 31:24        | TXDATA<31:24>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
| 23:16        | TXDATA<23:16>     |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
| 15:8         | TXDATA<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |  |  |  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |  |  |
|              |                   |                   |                   | TXDATA            | ·<7:0>            |                   | TXDATA<7:0>      |                  |  |  |  |  |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 31-0 TXDATA<31:0>: Transmit Command Data bits

Data is loaded into this register before being transmitted. Just prior to the beginning of a data transfer, the data in TXDATA is loaded into the shift register (SFDR).

Multiple writes to TXDATA can occur even while a transfer is already in progress. There can be a maximum of eight commands that can be queued.

Register 46-11: SQI1RXDATA: SQI Receive Data Buffer Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 31:24        | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
|              | RXDATA<31:24>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 00.40        | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
| 23:16        | RXDATA<23:16>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 45.0         | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
| 15:8         | RXDATA<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R-0               | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
|              |                   |                   |                   | RXDATA            | N<7:0>            |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

## bit 31-0 RXDATA<31:0>: Receive Data Buffer bits

At the end of a data transfer, the data in the shift register is loaded into the RXDATA register. This register works like a buffer. The depth of the receive buffer is eight words.

Register 46-12: SQI1STAT1: SQI Status Register 1

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 23:16        | U-0               | U-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
|              | _                 | _                 | TXBUFFREE<5:0>    |                   |                   |                   |                  |                  |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.6         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 7.0          | U-0               | U-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
| 7:0          | _                 | _                 |                   |                   | RXBUFC            | NT<5:0>           |                  |                  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-22 Unimplemented: Read as '0'

bit 21-16 TXBUFFREE<5:0>: Transmit Buffer Available Word Space bits

bit 15-6 Unimplemented: Read as '0'

bit 5-0 **RXBUFCNT<5:0>:** Number of Words of Read Data in the Buffer bits

Register 46-13: SQI1STAT2: SQI Status Register 2

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31.24        |                   | _                 | _                 | _                 | _                 | _                 |                  |                  |  |
| 22,46        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | R-0              | R-0              |  |
| 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | CMDSTAT<1:0>     |                  |  |
| 15:8         | U-0               | U-0               | U-0               | U-0               | U-0               | R-0               | R-0              | R-0              |  |
| 13.6         | _                 | _                 | _                 | -                 | -                 | CC                | DNAVAIL<3:1      | <b>^</b>         |  |
| 7.0          | R-0               | R-0               | R-0               | R-0               | R-0               | U-0               | R-0              | R-0              |  |
| 7:0          | CONAVAIL<0>       | SQID3             | SQID2             | SQID1             | SQID0             | _                 | RXUN             | TXOV             |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-18 Unimplemented: Read as '0'

bit 17-16 CMDSTAT<1:0>: Current Command Status bits

These bits indicate the current command status.

11 = Reserved

10 = Receive

01 = Transmit

00 = Idle

bit 15-11 Unimplemented: Read as '0'

bit 10-7 CONAVAIL<3:0>: Control Buffer Space Available bits

These bits indicate the available control word space.

1000 = 8 words are available

0111 = 7 words are available

•

0001 = 1 words is available

0000 = No words are available

bit 6 SQID3: SQID3 Status bit

1 = Data is present on SQID3

0 = Data is not present on SQID3

bit 5 SQID2: SQID2 Status bit

1 = Data is present on SQID2

0 = Data is not present on SQID2

bit 4 SQID1: SQID1 Status bit

1 = Data is present on SQID1

0 = Data is not present on SQID1

bit 3 SQID0: SQID0 Status bit

1 = Data is present on SQID0

0 = Data is not present on SQID0

bit 2 Unimplemented: Read as '0'

bit 1 RXUN: Receive Buffer Underflow Status bit

1 = Receive Buffer Underflow has occurred

0 = Receive Buffer underflow has not occurred

bit 0 **TXOV:** Transmit Buffer Overflow Status bit

1 = Transmit Buffer overflow has occurred

0 = Transmit Buffer overflow has not occurred

Register 46-14: SQI1BDCON: SQI Buffer Descriptor Control Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | _                 | _                 | -                 | _                 |                   |                   | _                | _                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 7:0          | U-0               | U-0               | U-0               | U-0               | U-0               | R/W-0             | R/W-0            | R/W-0            |
|              |                   | _                 | 1                 | _                 | _                 | START             | POLLEN           | DMAEN            |

Legend:

bit 1

bit 0

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-3 Unimplemented: Read as '0'

bit 2 START: Buffer Descriptor Processor Start bit

1 = Start the buffer descriptor processor
 0 = Disable the buffer descriptor processor
 POLLEN: Buffer Descriptor Poll Enable bit

1 = BDP poll enabled0 = BDP poll is not enabledDMAEN: DMA Enable bit

1 = DMA is enabled 0 = DMA is disabled

Register 46-15: SQI1BDCURADD: SQI Buffer Descriptor Current Address Register

| rtegister -  | IO-13. OWITE          | DOUNADD. (        | Jei Ballel Be     | sompton our       | Tent Addres       | 3 itegister       |                  |                  |  |  |
|--------------|-----------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| Bit<br>Range | Bit<br>31/23/15/7     | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
| 04:04        | R-0                   | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
| 31:24        |                       |                   |                   | BDCURRADI         | DR<31:24>         |                   |                  |                  |  |  |
| 00.40        | R-0                   | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
| 23:16        | BDCURRADDR<23:16>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 45.0         | R-0                   | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
| 15.8         | 15:8 BDCURRADDR<15:8> |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R-0                   | R-0               | R-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |
|              | BDCURRADDR<7:0>       |                   |                   |                   |                   |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

### bit 31-0 BDCURRADDR<31:0>: Current Buffer Descriptor Address bits

These bits contain the address of the current descriptor being processed by the Buffer Descriptor Processor.

Register 46-16: SQI1BDBASEADD: SQI Buffer Descriptor Base Address Register

|              |                   | _                 |                   |                   |                   |                   |                  |                  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
| 24.24        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 31:24        | BDADDR<31:24>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 00:40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 23:16        | BDADDR<23:16>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | BDADDR<15:8>      |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              |                   |                   |                   | BDADDF            | R<7:0>            |                   |                  |                  |  |  |
|              |                   |                   |                   |                   |                   |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

### bit 31-0 BDADDR<31:0>: DMA Base Address bits

These bits contain the physical address of the root buffer descriptor. This register should be updated only when the DMA is idle.

Register 46-17: SQI1BDSTAT: SQI Buffer Descriptor Status Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        |                   | _                 | _                 |                   | _                 |                   | _                |                  |
| 23:16        | U-0               | U-0               | R-x               | R-x               | R-x               | R-x               | R-x              | R-x              |
|              | _                 | _                 |                   | BDSTAT            |                   | DMASTART          | DMAACTV          |                  |
| 45.0         | R-x               | R-x               | R-x               | R-x               | R-x               | R-x               | R-x              | R-x              |
| 15:8         | 8 BDCON<15:8>     |                   |                   |                   |                   |                   |                  |                  |
| 7.0          | R-x               | R-x               | R-x               | R-x               | R-x               | R-x               | R-x              | R-x              |
| 7:0          |                   |                   |                   | BDCO              | N<7:0>            |                   |                  |                  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-22 Unimplemented: Read as '0'

bit 21-18 BDSTATE<3:0>: DMA Buffer Descriptor Processor State Status bits

These bits return the current state of the buffer descriptor processor:

- 5 = Fetched buffer descriptor is disabled
- 4 = Descriptor is done
- 3 = Data phase
- 2 = Buffer descriptor is loading
- 1 = Descriptor fetch request is pending
- 0 = Idle
- bit 17 DMASTART: DMA Buffer Descriptor Processor Start Status bit
  - 1 = DMA has started
  - 0 = DMA has not started
- bit 16 DMAACTV: DMA Buffer Descriptor Processor Active Status bit
  - 1 = Buffer Descriptor Processor is active
  - 0 = Buffer Descriptor Processor is idle
- bit 15-0 BDCON<15:0>: DMA Buffer Descriptor Control Word bits

These bits contain the current buffer descriptor control word.

Register 46-18: SQI1BDPOLLCON: SQI Buffer Descriptor Poll Control Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
|              |                   |                   | 1                 | -                 | _                 | 1                 | _                | 1                |  |  |
| 22,46        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23:16        | _                 | _                 | _                 | _                 |                   | -                 | _                | -                |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | POLLCON<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              |                   |                   |                   | POLLCO            | N<7:0>            |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-16 Unimplemented: Read as '0'

bit 15-0 POLLCON<15:0>: Buffer Descriptor Processor Poll Status bits

These bits indicate the number of cycles the BDP would wait before refetching the descriptor control word if the previous descriptor fetched was disabled.

Register 46-19: SQI1BDTXDSTAT: SQI Buffer Descriptor DMA Transmit Status Register

|              | 10 101 04112      | 1                 |                   |                   |                   |                   |                  | 1                |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
| 04:04        | U-0               | U-0               | U-0               | R-x               | R-x               | R-x               | R-x              | U-0              |  |  |
| 31:24        | _                 | _                 | _                 | TXSTATE<3:0>      |                   |                   |                  |                  |  |  |
| 23:16        | U-0               | U-0               | U-0               | R-x               | R-x               | R-x               | R-x              | R-x              |  |  |
|              | _                 | _                 | _                 | TXBUFCNT<4:0>     |                   |                   |                  |                  |  |  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |  |  |
| 7:0          | R-x               | R-x               | R-x               | R-x               | R-x               | R-x               | R-x              | R-x              |  |  |
|              |                   |                   |                   | TXCURBUF          | LEN<7:0>          |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-29 Unimplemented: Read as '0'

bit 28-25 TXSTATE<3:0>: Current DMA Transmit State Status bits

These bits provide information on the current DMA receive states.

bit 24-21 Unimplemented: Read as '0'

bit 20-16 TXBUFCNT<4:0>: DMA Buffer Byte Count Status bits

These bits provide information on the internal buffer space.

bit 15-8 Unimplemented: Read as '0'

bit 7-0 TXCURBUFLEN<7:0>: Current DMA Transmit Buffer Length Status bits

These bits provide the length of the current DMA transmit buffer.

Register 46-20: SQI1BDRXDSTAT: SQI Buffer Descriptor DMA Receive Status Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 24.24        | U-0               | U-0               | U-0               | R-x               | R-x               | R-x               | R-x              | U-0              |  |  |
| 31:24        | _                 | _                 | _                 | RXSTATE<3:0>      |                   |                   |                  |                  |  |  |
| 22,16        | U-0               | U-0               | U-0               | R-x               | R-x               | R-x               | R-x              | R-x              |  |  |
| 23:16        | _                 | _                 | _                 | RXBUFCNT<4:0>     |                   |                   |                  |                  |  |  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 15:8         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |  |  |
| 7.0          | R-x               | R-x               | R-x               | R-x               | R-x               | R-x               | R-x              | R-x              |  |  |
| 7:0          |                   |                   |                   | RXCURBUF          | LEN<7:0>          |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-29 Unimplemented: Read as '0'

bit 28-25 RXSTATE<3:0>: Current DMA Receive State Status bits

These bits provide information on the current DMA receive states.

bit 24-21 Unimplemented: Read as '0'

bit 20-16 RXBUFCNT<4:0>: DMA Buffer Byte Count Status bits

These bits provide information on the internal buffer space.

bit 15-8 Unimplemented: Read as '0'

bit 7-0 RXCURBUFLEN<7:0>: Current DMA Receive Buffer Length Status bits

These bits provide the length of the current DMA receive buffer.

Register 46-21: SQI1THR: SQI Threshold Control Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 31:24        | _                 | _                 | -                 | _                 | _                 | _                 | _                |                  |  |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 23:16        | _                 |                   | -                 | _                 | _                 | _                 | _                | _                |  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |
| 15:8         | _                 |                   | -                 | _                 | _                 |                   | _                | 1                |  |
| 7.0          | U-0               | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |
| 7:0          | _                 | _                 | _                 | _                 | THRES<3:0>        |                   |                  |                  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-4 Unimplemented: Read as '0'

bit 3-0 THRES<3:0>: SQI Control Threshold Value bits

The SQI control threshold interrupt is asserted when the amount of space indicated by THRES<6:0> is available in the SQI control buffer.

Register 46-22: SQI1INTSIGEN: SQI Interrupt Signal Enable Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 15:8         | U-0               | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
|              | _                 | _                 | -                 | _                 | DMAEISE           | PKT<br>COMPISE    | BD<br>DONEISE    | CON<br>THRISE    |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
|              | CON<br>EMPTYISE   | CON<br>FULLISE    | RX<br>THRISE      | RX<br>FULLISE     | RX<br>EMPTYISE    | TX<br>THRISE      | TX<br>FULLISE    | TX<br>EMPTYISE   |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-12 Unimplemented: Read as '0'

bit 11 DMAEISE: DMA Bus Error Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 10 PKTCOMPISE: DMA Buffer Descriptor Packet Complete Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 9 BDDONEISE: DMA Buffer Descriptor Done Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 8 CONTHRISE: Control Buffer Threshold Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 7 CONEMPTYISE: Control Buffer Empty Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 6 **CONFULLISE:** Control Buffer Full Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 5 RXTHRISE: Receive Buffer Threshold Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 4 RXFULLISE: Receive Buffer Full Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 3 RXEMPTYISE: Receive Buffer Empty Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 2 TXTHRISE: Transmit Buffer Threshold Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 1 TXFULLISE: Transmit Buffer Full Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

bit 0 **TXEMPTYISE:** Transmit Buffer Empty Interrupt Signal Enable bit

1 = Interrupt signal is enabled0 = Interrupt signal is disabled

### Register 46-23: SQI1TAPCON: SQI TAP Control Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 24.24        | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 31:24        | _                 | _                 | DDRCLKINDLY<5:0>  |                   |                   |                   |                  |                  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 23:16        |                   | SDRDATIN          | DLY<3:0>          |                   | DDRDATINDLY<3:0>  |                   |                  |                  |  |  |
| 45.0         | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | _                 | _                 | SDRCLKINDLY<5:0>  |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              |                   | DATAOUT           | DLY<3:0>          |                   | CLKOUTDLY<3:0>    |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-30 Unimplemented: Read as '0'

bit 29-24 DDRCLKINDLY<5:0>: SQI Clock Input Delay in DDR Mode bits

These bits are used to add fractional delays to SQI Clock Input while sampling the incoming data in DDR mode.

111111 = 64 taps added on clock input

111110 = 63 taps added on clock input

•

•

•

000001 = 2 taps added on clock input

000000 = 1 tap added on clock input

bit 23-20 SDRDATINDLY<3:0>: SQI Data Input Delay in SDR Mode bits

These bits are used to add fractional delays to SQI Data Output while writing the data to the Flash in SDR mode.

1111 = 16 taps added on data input

1110 = 15 taps added on data input

•

•

•

0001 = 2 taps added on data input

0000 = 1 tap added on data input

bit 19-16 DDRDATINDLY<3:0>: SQI Data Output Delay in DDR Mode bits

These bits are used to add fractional delays to SQI Data Output while writing the data to the Flash in DDR mode.

1111 = 16 taps added on data input

1110 = 15 taps added on data input

Ī

•

•

0001 = 2 taps added on data input

0000 = 1 tap added on data input

bit 15-14 Unimplemented: Read as '0'

**Note:** This register is not available on all devices. Refer to the "SQI" chapter in the specific device data sheet to determine availability.

## Register 46-23: SQI1TAPCON: SQI TAP Control Register (Continued)

bit 13-8 SDRCLKINDLY<5:0>: SQI Clock Input Delay in SDR Mode bits

These bits are used to add fractional delays to SQI Clock Input while sampling the incoming data in DDR mode.

111111 = 64 taps added on clock input 111110 = 63 taps added on clock input

•

•

000001 = 2 taps added on clock input 000000 = 1 tap added on clock input

bit 7-4 DATAOUTDLY<3:0>: SQI Data Output Delay bits

These bits are used to add fractional delays to SQI Data Output while writing the data to the Flash in all modes of operation.

1111 = 16 taps added on data output

1110 = 15 taps added on data output

•

-

•

0001 = 2 taps added on data output 0000 = 1 tap added on data output

bit 3-0 CLKOUTDLY<3:0>: SQI Clock Output Delay bits

These bits are used to add fractional delays to SQI Clock Output while writing the data to the Flash in all modes of operation.

1111 = 16 taps added on clock output

1110 = 15 taps added on clock output

•

•

0001 = 2 taps added on clock output

0000 = 1 tap added on clock output

**Note:** This register is not available on all devices. Refer to the "SQI" chapter in the specific device data sheet to determine availability.

Register 46-24: SQI1MEMSTAT: SQI Memory Status Control Register

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
|              | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |  |  |
| 22.40        | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 23:16        | _                 | _                 | _                 | STATPOS           | STATTYPE<1:0>     |                   | STATBYTES<1:0>   |                  |  |  |
| 45.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 15:8         | STATCMD<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              | STATCMD<7:0>      |                   |                   |                   |                   |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 31-21 Unimplemented: Read as '0'

bit 20 STATPOS: Status Bit Position in Flash bit

Indicates the BUSY bit position in the Flash Status register. This bit is added to support all Flash types (with BUSY bit at 0 and at 7).

1 = BUSY bit position is bit 7 in status register

0 = BUSY bit position is bit 0 in status register

## bit 19-18 STATTYPE<1:0>: Status Command Lane Mode bits

11 = Reserved

10 = Status command and read are executed in Quad Lane mode

01 = Status command and read are executed in Dual Lane mode

00 = Status command and read are executed in Single Lane mode

### bit 17-16 STATBYTES<1:0>: Number of Status Bytes bits

11 = Reserved

10 = Status command is 2 bytes long

01 = Status command is 1 byte long

00 = Reserved

## bit 15-0 STATCMD<15:0>: Status Command bits

The status check command is written into these bits

**Note:** This register is not available on all devices. Refer to the "SQI" chapter in the specific device data sheet to determine availability.

Register 46-25: SQI1XCON3: SQI XIP Control Register 3

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3             | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------------------|-------------------|------------------|------------------|--|--|
| 31:24        | U-0               | U-0               | U-0               | R/W-0             | R/W-0                         | R/W-0             | R/W-0            | R/W-0            |  |  |
|              | _                 | _                 | _                 | INIT1SCHECK       | K INIT1COUNT<1:0> INIT1TYPE<1 |                   |                  |                  |  |  |
| 00.40        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0                         | R/W-0             | R/W-0            | R/W-0            |  |  |
| 23:16        | INIT1CMD3<7:0>    |                   |                   |                   |                               |                   |                  |                  |  |  |
| 15:8         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0                         | R/W-0             | R/W-0            | R/W-0            |  |  |
|              | INIT1CMD2<7:0>    |                   |                   |                   |                               |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0                         | R/W-0             | R/W-0            | R/W-0            |  |  |
|              | INIT1CMD1<7:0>    |                   |                   |                   |                               |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-29 Unimplemented: Read as '0'

bit 28 INIT1SCHECK: Flash Initialization 1 Command Status Check bit

1 = Check the status after executing the INIT1 commands

0 = Do not check the status

bit 27-26 INIT1COUNT<1:0>: Flash Initialization 1 Command Count bits

11 = INIT1CMD1, INIT1CMD2, and INIT1CMD3 are sent

10 = INIT1CMD1 and INIT1CMD2 are sent, but INIT1CMD3 is still pending

01 = INIT1CMD1 is sent, but INIT1CMD2 and INIT1CMD3 are still pending

00 = No commands are sent

bit 25-24 INIT1TYPE<1:0>: Flash Initialization 1 Command Type bits

11 = Reserved

10 = INIT1 commands are sent in Quad Lane mode

01 = INIT1 commands are sent in Dual Lane mode

00 = INIT1 commands are sent in Single Lane mode

bit 23-16 INIT1CMD3<7:0>: Flash Initialization Command 3 bits

Third command of the Flash initialization.

bit 15-8 INIT1CMD2<7:0>: Flash Initialization Command 2 bits

Second command of the Flash initialization.

bit 7-0 INIT1CMD1<7:0>: Flash Initialization Command 1 bits

First command of the Flash initialization.

- **Note 1:** Some Flash devices require write enable and sector unprotect commands before write/read operations and this register is useful in working with those Flash types (XIP mode only).
  - 2: This register is not available on all devices. Refer to the "SQI" chapter in the specific device data sheet to determine availability.

Register 46-26: SQI1XCON4: SQI XIP Control Register 4

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 04.04        | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 31:24        | _                 | _                 | _                 | INIT2SCHECK       | INIT2CO           | UNT<1:0>          | INIT2TY          | PE<1:0>          |  |  |
| 22.46        | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
| 23:16        | INIT2CMD3<7:0>    |                   |                   |                   |                   |                   |                  |                  |  |  |
| 15:8         | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              | INIT2CMD2<7:0>    |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7:0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |
|              | INIT2CMD1<7:0>    |                   |                   |                   |                   |                   |                  |                  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 31-29 Unimplemented: Read as '0'

bit 28 INIT2SCHECK: Flash Initialization 2 Command Status Check bit

1 = Check the status after executing the INIT2 commands

0 = Do not check the status

bit 27-26 INIT2COUNT<1:0>: Flash Initialization 2 Command Count bits

11 = INIT2CMD1, INIT2CMD2, and INIT2CMD3 are sent

10 = INIT2CMD1 and INIT2CMD2 are sent, but INIT2CMD3 is still pending

01 = INIT2CMD1 is sent, but INIT2CMD2 and INIT2CMD3 are still pending

00 = No commands are sent

bit 25-24 INIT2TYPE<1:0>: Flash Initialization 2 Command Type bits

11 = Reserved

10 = INIT2 commands are sent in Quad Lane mode

01 = INIT2 commands are sent in Dual Lane mode

00 = INIT2 commands are sent in Single Lane mode

bit 23-16 INIT2CMD3<7:0>: Flash Initialization Command 3 bits

Third command of the Flash initialization.

bit 15-8 INIT2CMD2<7:0>: Flash Initialization Command 2 bits

Second command of the Flash initialization.

bit 7-0 INIT2CMD1<7:0>: Flash Initialization Command 1 bits

First command of the Flash initialization.

- **Note 1:** Some Flash devices require write enable and sector unprotect commands before write/read operations and this register is useful in working with those Flash types (XIP mode only).
  - 2: This register is not available on all devices. Refer to the "SQI" chapter in the specific device data sheet to determine availability.

## 46.5 SQI OPERATION

**Note:** Not all features discussed in this section are available in all devices. Refer to the specific device data sheet to determine availability.

As previously mentioned in **46.3 "Functional Block Description"**, the SQI module is primarily used to communicate with serial Flash memory devices. The serial Flash devices support operations, such as ERASE, READ, and WRITE through a set of command sequences, which are issued by a host controller, in this case SQI. The SQI module facilitates these command sequences through the following prominent interface features:

- · Single, Dual, or Quad lane modes
- Single Data Rate (SDR) or Double Data Rate (DDR) speeds
- SPI Mode 0 or Mode 3
- · DMA, PIO, or XIP transfer modes
- · Flash status check
- Tap delays at high interface speeds

## 46.5.1 Single, Dual or Quad lane modes

The lane modes (single/dual/quad), as the names imply set the interface to exercise transactions using single (SQID0), dual (SQID0, SQID1) or quad (SQID0-SQID3) data lanes. The majority of serial Flash devices provide commands specifically to exercise the transactions in a specific lane mode (e.g., JEDEC-ID to read device ID in single lane mode and QJID to read the same device ID in quad lane mode in case of SST26VF series devices).

## 46.5.2 Single Data Rate (SDR) or Double Data Rate (DDR) speeds

In SDR mode, the data transaction occurs only on the rising edge of the clock, whereas in DDR mode the transactions occur on both the rising and falling edge of the clock, providing double the throughput. Some serial Flash devices support commands specifically aimed at DDR mode (e.g., the 4DDRQIOR command to read from Flash using quad I/O in DDR mode in case of Spansion memories supporting DDR mode).

Figure 46-2 and Figure 46-3 show the high-speed read quad lane sequence in SDR mode and DDR mode, respectively.

Figure 46-2: High-Speed Read Quad Lane Sequence in SDR Mode



Figure 46-3: High-Speed Read Quad Lane Sequence in DDR Mode

## 46.5.3 SPI Mode 0 or Mode 3

The SQI module supports the two most prominent SPI data flow modes, Mode 0 and Mode 3, which are controlled by the CPOL bit (SQI1CFG<4>) and the CPHA bit (SQI1CFG<3>). For additional details refer to 46.7 "SQI Data Flow Modes".

## 46.5.4 DMA, PIO or XIP transfer modes

The SQI module operates in three transfer modes: DMA, PIO and XIP. For additional details on the modes of transfer, refer to **46.6** "SQI Transfer Modes".

### 46.5.5 Flash Status Check

The SQI module supports a hardware-based Flash status check in DMA, PIO, and XIP modes, thereby reducing the burden on software. The status check option is user-configurable, and checks the status of the Flash by automatically reading the Flash status register and checks the RDY/BUSY status flag. If a specific Flash command (i.e., programming or erase type of operations) requires a status check, the user can use this feature, and when enabled, the SQI module will not proceed with the next command in the queue until the status check on the current command returns the RDY state.

In DMA and PIO modes, the SQI module uses the SCHECK bit (BD\_CTRL<27>) in DMA mode and the DDRCMD bit (SQI1CON<24>) in PIO mode in combination with the SQI1MEMSTAT register to handle the Flash status check operation.

In XIP mode, the INIT1SCHECK (SQI1XCON3<28>) and INIT2SCHECK (SQI1XCON4<28>) bits in combination with different commands in the same registers facilitates the Flash status check operation.

## 46.5.6 Tap Delays at High Interface Speeds

The SQI module provides a tap control register, SQI1TAPCON, which can be used to adjust the timing between the SQICLK and SQID0-SQID3 signals to compensate for the data delays control the setup and hold times at higher speeds. Each tap adds a certain delay on the signal that can be used to control the clock and data relationship, and may be useful in certain instances to compensate for the PCB routing delays. Refer to the "Electrical Characteristics" chapter in the specific device data sheet for the exact delay that each tap element adds.

**Note:** By default, the SQI1TAPCON register is set to work at optimal interface speeds and requires no user programming. However, advanced users interested in controlling the SQICLK and SQIDx pins to the application can use this feature.

## 46.6 SQI TRANSFER MODES

**Note:** To avoid cache coherency problems on devices with L1 cache, all SQI buffers described in this section must only be accessed from the KSEG1 segment.

The SQI module operates in three transfer modes: DMA, PIO, and XIP. As mentioned earlier, DMA and PIO modes are typically used to transfer data, whereas XIP mode is used to execute the code out of the attached serial Flash memory space. DMA mode uses the internal DMA engine and linked-list type of structures to transfer data between source and destination memory spaces, making it a little more automated, resulting in less software overhead and CPU intervention. DMA mode can be considered as a high throughput data transfer mode. In PIO mode, the CPU can access the contents of the attached serial memory device through the SQI transmit data and receive data registers with status and interrupt flag assistance.

Each transfer mode can use either of the data flow modes (Mode 0, Mode 3) for transactions. Refer to section 46.7 "SQI Data Flow Modes" for additional details.

Before initiating any transfer mode the SQI needs to be initialized properly. Figure 46-4 shows the SQI Initialization Flow diagram.

Figure 46-4: SQI Initialization Flowchart



Initialization code examples are provided in Example 46-1 and Example 46-2.

#### Example 46-1: SQI Initialization Code

```
CFGCONbits.TROEN=0;
                           // Disable trace outputs (SQI pins share trace)
// REFCLKO2 is assumed to be SQI base clock
If (!REFO2CONbits.ACTIVE) // Check if REFCLKO2 divider circuit is active
   REFO2CONbits.RODIV=1;
                                  // Set the divider to 1 (SYSCLK/2)
   REFO2CONbits.ON=1;
                                  // Turn on the divider circuit
   while (REFO2CONbits.DIVSWEN); // Wait for divide to occur
   REFO2CONbits.OE=1;
                                  // Output enable
SQI1CFG = 0x80010000;
                                  // Enable and reset SQI
SQI1CFG = 0x82209019;
                                  // Configure SQI
SQI1CLKCON = (0x01 << 8);
                                  // Set divider to 1 (TBC/2)
SQI1CLKCON = 0 \times 00000001;
                                  // Enable clock circuit
while (!SQI1CLKCONbits.STABLE)
                                  // Wait for clock to be stable
```

### Example 46-2: Serial Flash Initialization Code (PIO Mode)

```
// Flash Commands
#define SST26VF_ERASE
#define SST26VF_EQIO
                                          0 \times 38
#define SST26VF_WEN
                                          0x06
#define SST26VF_NOP
    uint32_t blockProtectLoop;
    SQI1THR = 0x00000100; // Set control buffer threshold to 1 word SQI1CMDTHR = 0x00000404; // Set SQI TX/RX command threshold to 4 bytes
    SQI1INTTHR = 0x00000404; // Set SQI TX/RX interrupt threshold to 4 bytes
    // Set up control buffer to set SQI Flash in quad lane mode and send
    // erase the flash command
    SQIICON = 0x00510001; // NOP (single lane)
                                 // 1-byte EQIO (single lane)
// 1 byte for enable flash write (quad lane)
// 1 byte for erase (quad lane)
    SQI1CON = 0x00510001;
    SQI1CON = 0x00590001;
    SQI1CON = 0x00590001;
    // Write to transmit buffer
    SQI1TXBUF = SST26VF_ERASE << 24 |
                 SST26VF_WEN << 16
                 SST26VF_EQIO << 8
                 SST26VF_NOP;
    // Wait for 38 ms for erase through a timer delay loop
    SQI1CON = 0x00590001; // NOP (quad lane)
    SQI1CON = 0x00590001; // NOP (quad lane)
    SQI1CON = 0x00590001; // WREN (quad lane)
SQI1CON = 0x00190001; // 1 byte for block unprotect command (quad lane)
    SQI1CON = 0x0019000C; // 12 bytes for unprotect bytes
    // Write to transmit buffer
    SQI1TXBUF = SST26VF_BLKUP << 24 |
                 SST26VF_WEN << 16
                 SST26VF_NOP << 8 |
                 SST26VF_NOP;
    SQI1TXBUF = 0 \times 0000000000;
    SQI1TXBUF = 0 \times 000000000;
    SOI1TXBUF = 0 \times 0000000000;
 Note:
           This sequence is applicable to the SST26VF032 device. Each Flash device may require its
           own initialization sequence.
```

#### 46.6.1 DMA Mode

DMA mode is a higher throughput data transfer mode, where the SQI DMA engine off-loads the Host processor by using predefined Buffer Descriptors for data transfers. Each Buffer Descriptor can handle up to 64KB of data and multiple descriptors can be chained to support larger portions of data transfers. See Figure 46-9 for an example.

#### 46.6.1.1 SQI BUFFER DESCRIPTORS

Buffer Descriptors are part of the SQI DMA mode of operation. In addition to the control registers described in 46.4 "Control Registers", the SQI module contains four words, as shown in Table 46-2 to handle the data transactions in DMA mode. Four words cumulatively are called a Buffer Descriptor (BD), and are part of the transmit and receive structure. Individually, a Buffer Descriptor describes an area within the Host memory where data is waiting to be transmitted from or received into. Host software creates a single or linked list of Buffer Descriptors based on the buffer size and places them in the system memory. Host software uses the SQI Buffer Descriptor Base Address Register (SQI1BDBASEADD) to point to the first BD of the linked list. From this point forward, each BD points to the next descriptor using the BD\_NXTPTR word. The Buffer Descriptors can be arranged either in chained fashion or in ring fashion, as shown in Figure 46-9.

**Note:** If no Buffer Descriptors are available for transmission or reception, the DMA engine enters Idle mode.

- BD\_CTRL Buffer Descriptor Control Word (see Figure 46-5)
   This register contains the control bits to process the Buffer Descriptor. The user application should program this register prior to entering DMA mode.
- BD\_STAT Buffer Descriptor Status Word (see Figure 46-6)
   This register is reserved. DMA status can be monitored through the SQI1INTSTAT, SQI1BDSTAT, SQI1BDTXDSTAT and SQI1BDRXDSTAT registers.
- BD\_BUFADDR Buffer Descriptor Current Buffer Address Word (see Figure 46-7)
   This register contains the address pointer to the current buffer location. In the event of a transmit, this address in this register is interpreted as the source address, while in the event of a receive address, this register becomes the destination address.
- BD\_NXTPTR Buffer Descriptor Next Buffer Descriptor Address Word (see Figure 46-8) This register contains address pointer to the next Buffer Descriptor.

Table 46-2: SQI DMA Buffer Descriptors

| Name       | Range | Bit<br>31/2315/7                      | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|------------|-------|---------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| BD_CTRL    | 31:24 | DESCEN                                | DEASSERT          | SQIC              | S<1:0>            | SCHECK            |                   | LSBF             | _                |  |  |
|            | 23:16 | MODE<1:0>                             |                   | _                 | DIR               | LASTBD            | LASTPKT           | PKTINTEN         | BDDONE<br>INTEN  |  |  |
|            | 15:8  | _                                     | _                 | _                 | _                 | _                 | _                 | _                | BUFLEN<8>        |  |  |
|            | 7:0   |                                       |                   |                   | BUFLE             | N<7:0>            |                   |                  |                  |  |  |
| BD_STAT    | 31:24 | _                                     | I                 | I                 | 1                 | 1                 | I                 | _                | _                |  |  |
|            | 23:16 | _                                     | I                 | I                 | 1                 | 1                 | I                 | _                | _                |  |  |
|            | 15:8  | _                                     | _                 | -                 | 1                 |                   | I                 | _                | _                |  |  |
|            | 7:0   | _                                     | I                 | I                 | 1                 | 1                 | I                 | _                | _                |  |  |
| BD_BUFADDR | 31:24 |                                       | BUFADDR<31:24>    |                   |                   |                   |                   |                  |                  |  |  |
|            | 23:16 | BUFADDR<23:16>                        |                   |                   |                   |                   |                   |                  |                  |  |  |
|            | 15:8  | BUFADDR<15:8>                         |                   |                   |                   |                   |                   |                  |                  |  |  |
|            | 7:0   | BUFADDR<7:0>                          |                   |                   |                   |                   |                   |                  |                  |  |  |
| BD_NXTPTR  | 31:24 | · · · · · · · · · · · · · · · · · · · |                   |                   | NXTBDADE          | OR<31:24>         |                   |                  |                  |  |  |
|            | 23:16 |                                       |                   |                   | NXTBDADE          | DR<23:16>         |                   |                  |                  |  |  |
|            | 15:8  |                                       |                   |                   | NXTBDAD           | DR<15:8>          |                   |                  |                  |  |  |
|            | 7:0   |                                       |                   |                   | NXTBDAD           | DR<7:0>           |                   |                  |                  |  |  |

Note: The DMA buffer descriptors should be initialized by the CPU using an uncached virtual address. The contents of the buffer descriptors should contain only physical addresses (see Figure 46-4) as the SQI module does not understand virtual addressing.

Figure 46-5: Format of BD\_CTRL - Buffer Descriptor Control Word

| Bit<br>Range | Bit<br>31/23/15/7          | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3     | Bit<br>26/18/10/2 | Bit<br>25/17/9/1        | Bit<br>24/16/8/0                |  |  |
|--------------|----------------------------|-------------------|-------------------|-------------------|-----------------------|-------------------|-------------------------|---------------------------------|--|--|
| 31-24        | DESCEN                     | DEASSERT          | SQICS             | S<1:0>            | SCHECK <sup>(4)</sup> | <u> </u>          | LSBF                    | _                               |  |  |
| 23-16        | MODE                       | E<1:0>            | _                 | DIR               | LASTBD <sup>(1)</sup> | LASTPKT           | PKTINTEN <sup>(2)</sup> | BDDONE<br>INTIEN <sup>(2)</sup> |  |  |
| 15-8         | _                          | _                 | _                 | _                 | _                     | _                 | _                       | BUFLEN<8>                       |  |  |
| 7-0          | BUFLEN<7:0> <sup>(3)</sup> |                   |                   |                   |                       |                   |                         |                                 |  |  |

- bit 31 **DESCEN:** Buffer Descriptor Enable
  - 1 = The descriptor is owned by hardware. After processing the BD, hardware resets this bit to '0'.
  - 0 = The descriptor is owned by software
- bit 30 DEASSERT: Chip Select Assert
  - 1 = Chip Select is deasserted after transmission or reception of the specified number of bytes
  - 0 = Chip Select is not deasserted after transmission or reception of the specified number of bytes
- bit 29-28 SQICS<1:0>: SQI Chip Select
  - 11 = Reserved
  - 10 = Reserved
  - 01 = Selects device on SQICS1
  - 00 = Selects device on SQICS0
- bit 27 Unimplemented: Read as '0'
- bit 26 SCHECK: Flash Status Check
  - 1 = Check the status of the Flash
  - 0 = Do not check the status of the Flash
- bit 25 LSBF: Data Format
  - 1 = LSB is sent or received first
  - 0 = MSB is sent or received first
- bit 24 Unimplemented: Read as '0'
- bit 23-22 MODE<1:0>: Indicates Lane Mode
  - 11 = Reserved
  - 10 = Quad Lane mode
  - 01 = Dual Lane mode
  - 00 = Single Lane mode
- bit 21 Unimplemented: Read as '0'
- bit 20 DIR: Data Direction
  - 1 = Data is transferred from an internal buffer to memory location specified by the Host
  - 0 = Data is transferred from a memory location specified by the Host to an internal buffer
- bit 19 LASTBD: Last Buffer Descriptor<sup>(1)</sup>
  - 1 = Last descriptor in the Buffer Descriptor chain
  - 0 = Not the last descriptor
- bit 18 LASTPKT: Last Packet of the Buffer Descriptor in Progress

This bit is set at the same time as LASTBD and is used to trigger the packet complete interrupt (PKTCOMPIFS)

- 1 = Indicates the last packet of the data set
- 0 = Not the last packet
- bit 17 **PKTINTEN:** Packet Interrupt Enable<sup>(2)</sup>
  - 1 = Packet interrupt is enabled
  - 0 = Packet interrupt is not enabled
- bit 16 **BDDONEINTIEN:** Buffer Descriptor Done Interrupt Enable<sup>(2)</sup>
  - 1 = Buffer Descriptor process has completed
  - 0 = Buffer Descriptor process is in progress
- bit 15-9 Unimplemented: Read as '0'
- bit 8-0 **BUFLEN<8:0>:** Length of the Transfer Buffer in Bytes<sup>(3)</sup>

This field contains the length of the transfer buffer and is updated as the transfer progresses.

- **Note 1:** When this bit is set to '1', the DMA engine ignores the value in the BD\_NXTPTR.
  - 2: For packet complete interrupt (PKTCOMPIF) and Buffer Descriptor done interrupt (BDDONEIF) to flag, PKTIEN and BDDONEIEN in the BD\_CTRL word should be set along with corresponding bits (PKTCOMPIE and BDDONEIE) in the SQI1INTEN register.
  - 3: The largest amount of data that can be referenced by a single Buffer Descriptor is 256 bytes (2<sup>BUFFLEN-1</sup> bytes).
  - 4: This field is not available on all devices. Refer to the "SQI" chapter in the specific device data sheet to determine availability.

Figure 46-6: Format of BD\_STAT – Buffer Descriptor Status Word

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31-24        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 23-16        | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 15-8         | _                 | _                 | _                 | _                 | _                 | _                 | _                | _                |
| 7-0          | _                 |                   |                   | _                 | _                 | _                 | _                | _                |

bit 31 Unimplemented: Read as '0'

Figure 46-7: Format of BD\_BUFADDR - Buffer Descriptor Current Buffer Address Word

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 31-24        | BUFADDR<31:24>    |                   |                   |                   |                   |                   |                  |                  |  |  |
| 23-16        | BUFADDR<23:16>    |                   |                   |                   |                   |                   |                  |                  |  |  |
| 15-8         | BUFADDR<15:8>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7-0          |                   | BUFADDR<7:0>      |                   |                   |                   |                   |                  |                  |  |  |

bit 31 BUFADDR<31:0>: Transmit/Receive Buffer Address

This field contains the address of the buffer in system memory. The DIR bit in BD\_CTRL indicates whether this is a transmit/receive buffer.

Figure 46-8: Format of BD\_NXTPTR - Buffer Descriptor Next Buffer Descriptor Address Word

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|
| 31-24        | NXTBDADDR<31:24>  |                   |                   |                   |                   |                   |                  |                  |  |
| 23-16        | NXTBDADDR<23:16>  |                   |                   |                   |                   |                   |                  |                  |  |
| 15-8         | NXTBDADDR<15:8>   |                   |                   |                   |                   |                   |                  |                  |  |
| 7-0          |                   |                   |                   | NXTBDA            | DDR<7:0>          |                   |                  |                  |  |

bit 31 NXTBDADDR<31:0>: Next Buffer Descriptor Address

As shown, in Figure 46-9, the chain of Buffer Descriptors are provided as an example to read (High-Speed) 256 bytes of data from the serial Flash device attached to the SQICS0 signal in Quad Lane mode. In this example, BD0 and BD1 are configured as transmit buffer descriptors and BD2 is configured as a receive buffer descriptor. The buffer space (0x0002000) in memory that BD0 points to should be preloaded with the 4 bytes (0x0B command and 0x001000 address). The buffer space (0x00020004) in memory that BD1 points to should be preloaded with 1 byte (0x00 as dummy).

Once the DMA process is complete, Buffer 2 (0x00020100) should contain the data read from the serial Flash device. For a better understanding of buffer descriptor control value of each descriptor, refer to Figure 46-5. Refer to 46.8 "Flash Instructions and Sequence Diagrams Quick Reference" for additional Flash instructions.

Figure 46-9: **Buffer Descriptor Structure Example**  $0x0^{(1)}$ 0x00020100 BD2-Reserved 0x90950100 0x00001078 0x00001078 Buffer2 0x00020010 BD1-Reserved 0x90900001 0x00001064 Data Buffer 1 (64K) 0x00020100 0x00001064 (BD\_NXTPTR) 0x00<sup>(3</sup> Buffer1 0x00020010 0x00020000 (BD BUFADDR) 0x00020000 0x00 0x00 0x0B<sup>(2</sup> Buffer0 BD0-Reserved (BD STAT) 0x90800004 (BD\_CTRL) ► 0x00001000 SQI1BDBASEADDR 0x00001000 Note 1: The structure becomes a ring if this address points to 0x1000 (address of BD0). 2: The transmit buffer at 0x00020000 contains the High-Speed read command (0x0B), followed by the address (0x001000).

DS60001244C-page 46-40

3: The transmit buffer at 0x00020010 contains the dummy byte (0x00).

Figure 46-10 shows the DMA mode flow diagram.

Figure 46-10: DMA Mode Flowchart



Code to configure DMA mode is provided in Example 46-3.

#### Example 46-3: DMA Mode Configuration Code

```
// Assumptions: Flash is already written; Example code is polling based; Best throughput is
// achieved in interrupt-based code.
// Flash commands
#define SST26VF_FAST_READ
                                        0x0B
#define BD_BUFFER1_ADDR
                                        0xA0010000
#define BD_BUFFER2_ADDR
                                        0xA0010010
#define BD_BUFFER1_PA_ADDR
                                        0x00010000
#define BD_BUFFER2_PA_ADDR
                                        0x00010010
#define FLASH_PAGE_ADDR
                                        0x00001000
#define WRITE BUF_ADDR
                                        0xA0060000
                                        (*(typeof(v)*)((unsigned long)&(v) \mid 0x20000000u))
#define PIC32_KVA0_TO_KVA1_VAR(v)
#define PIC32_KVA0_TO_KVA1_PTR(v)
                                        ((typeof(v)*)((unsigned long)(v) | 0x20000000u))
#define PIC32_UNCACHED_VAR(v)
                                        PIC32_KVA0_TO_KVA1_VAR(v)
#define PIC32_UNCACHED_PTR(v)
                                       PIC32_KVA0_TO_KVA1_PTR(v)
typedef struct
   unsigned int BDStat; // Buffer Descriptor Control Word
unsigned int *BDAddr; // Buffer Descriptor Status Word - reserved
unsigned int *BDAddr; // Buffer Address
    struct sqiDMADesc *nextBDAddr; // Next Buffer Descriptor Address Pointer
} sqiDMADesc;
   sqiDMADesc pSqiDMADesc1;
    sqiDMADesc pSqiDMADesc2;
    sqiDMADesc pSqiDMADesc3;
    uint32_t checkLoop;
   uint8_t *readBufInByte = (uint8_t *) BD_BUFFER2_ADDR;
uint8_t * writeBuf = (uint8_t *) WRITE_BUF_ADDR;
    unsigned int *buflVAAddr = (unsigned int *) BD_BUFFER1_ADDR;
    unsigned int *buflPAAddr = (unsigned int *) BD_BUFFER1_PA_ADDR;
    unsigned int *buf2PAAddr = (unsigned int *) BD_BUFFER2_PA_ADDR;
    uint8_t tempAddress1, tempAddress2, tempAddress3;
    uint32_t errCount = 1;
    // Address manipulation
    tempAddress1 = (uint8_t) (address >> 16);
    tempAddress2 = (uint8_t) (address >> 8);
   tempAddress3 = (uint8_t) address;
address = tempAddress1 | tempAddress2 << 8 | tempAddress3 << 16;</pre>
    // Initialize data in Buffer1 (transmit buffer)
    *buf1VAAddr++ = address << 8 | SST26VF_FAST_READ;
    *buf1VAAddr = 0x00000000;
    SQI1CFG = 0x8220901A;
                                            // Configure SQI for DMA mode
    // Set up buffer descriptors in memory (SRAM)
    SOITINTENDITS BDDONE = 1;
                                            //Enable BDDONE interrupt (masked)
    // Set up Buffer Descriptors in Memory
    //BD1
    PIC32_UNCACHED_VAR(pSqiDMADesc1.BDCon) = 0x90800004;
    PIC32_UNCACHED_VAR(pSqiDMADesc1.BDStat) = 0;
    PIC32_UNCACHED_VAR(pSqiDMADesc1.BDAddr) = (unsigned int*) buf1PAAddr;
    PIC32_UNCACHED_VAR(pSqiDMADesc1.nextBDAddr) = (struct sqiDMADesc *)KVA_TO_PA(&pSqiDMADesc2);
    PIC32_UNCACHED_VAR(pSqiDMADesc2.BDCon) = 0x90900001;
    PIC32_UNCACHED_VAR(pSqiDMADesc2.BDStat) = 0;
    PIC32_UNCACHED_VAR(pSqiDMADesc2.BDAddr) = (unsigned int*) buflPAAddr+4;
    PIC32_UNCACHED_VAR(pSqiDMADesc2.nextBDAddr) = (struct sqiDMADesc *)KVA_TO_PA(&pSqiDMADesc3);
    //BD2
    PIC32_UNCACHED_VAR(pSqiDMADesc3.BDCon) = 0x90950100;
    PIC32_UNCACHED_VAR(pSqiDMADesc3.BDStat) = 0;
    PIC32_UNCACHED_VAR(pSqiDMADesc3.BDAddr) = (unsigned int*) buf2PAAddr;
    PIC32_UNCACHED_VAR(pSqiDMADesc3.nextBDAddr) = 0;
    SQI1CMDTHR = 0 \times 00000418;
                                            // Set up command thresholds (4, 24 bytes)
```

## Example 46-3: DMA Mode Configuration Code (Continued)

## 46.6.2 PIO Mode

The SQI module is controlled by the Host processor in PIO mode, indicating Host load during all PIO transactions. In PIO mode, the Host CPU configures the SQI through the SQI1CFG register and handles the control of each transaction through the SQI1CON register. The Host processor should actively monitor all of the status and interrupt bits to dynamically control the transactions. PIO mode is used for smaller portions of controlled data transfers. Figure 46-11 shows the basic PIO mode flow diagram.

Figure 46-11: PIO Mode Flowchart



Code to configure PIO mode is provided in Example 46-4.

#### **Example 46-4: PIO Mode Configuration Code**

```
// Assumptions: Flash is already written; Example code is polling based; Best throughput is
// achieved in interrupt-based code.
// Flash commands
                                    0x38
#define SST26VF_EQIO
#define SST26VF_WEN
                                    0x06
#define SST26VF_NOP
#define SST26VF_FAST_READ0x0B
#define MAX_WRITE_BUF_DEPTH
                                    16
#define MAX_READ_BUF_DEPTH
#define WRITE_BUF_ADDR
                                    0xA0060000
                                   0xA0060200
0xBF8E2024
#define PIO_READ_BUF_ADDR
#define SQI_TXBUF_ADDR
#define SQI_RXBUF_ADDR
                                    0xBF8E2028
#define MAX_BUF_DEPTH
#define FLASH_PAGE_ADDR
                                   0x00100000
// PIO mode write example
    uint32_t writeLoop, bufLoop;
   uint8_t writeLoopChar = 0;
    uint8_t * writeBufAddrChar = (uint8_t *) WRITE_BUF_ADDR;
    uint8_t * txBufChar = (uint8_t *) SQI_TXBUF_ADDR;
    uint8_t tempAddress1, tempAddress2, tempAddress3;
    // Set up transmit data
    for (writeLoop=0;writeLoop < 256; writeLoop++)</pre>
        *writeBufAddrChar++= writeLoopChar++;
    writeBufAddrChar = (uint8_t *) WRITE_BUF_ADDR;
    // Address manipulation
    tempAddress1 = (uint8_t) (address >> 16);
    tempAddress2 = (uint8_t) (address >> 8);
    tempAddress3 = (uint8_t) address;
    address = tempAddress1 | tempAddress2 << 8 | tempAddress3 << 16;
    SQI1CFG = 0x82209019;// Configure SQI for PIO mode
    SQI1THR = 0x00000100;
                                          // Set up control threshold
    SQI1CMDTHR = 0 \times 00000400;
                                         // Set up transmit command threshold
    SQI1INTTHR = 0 \times 00000400;
                                         // Set up transmit interrupt threshold
    // SQI Transfer Configuration
    SQI1CON = 0x00510001;
                                         // NOP (quad lane)
    SQI1CON = 0x00510001;
                                         // NOP (quad lane)
    SOI1CON = 0x00510001;
                                         // NOP (quad lane)
    SQI1CON = 0x00590001;
                                         // WEN (quad lane)
    SQI1TXBUF = SST26VF_WEN << 24 | 0x00000000;
    // Send write command followed by address and data
    SQI1CON = 0x00190001;
                                        // 1 byte for send flash write opcode
    SQI1CON = 0x00190003;
                                        // 3 bytes of flash address
    SQI1CON = 0x00590100;
                                        // 256 bytes to be written
    SQI1TXBUF = address << 8
                SST26VF_PAGE_WRITE);
    // Write the data to flash
       for (writeLoop=0; writeLoop < 16; writeLoop++){</pre>
       APP_StartCoreTimer(0);
       APP_CoreTimer_Delay(400);
       while (!(PLIB_SQI_InterruptFlagGet(SQI_ID_0,SQI_TXTHR)));
       for (bufLoop=0; bufLoop < MAX_WRITE_BUF_DEPTH; bufLoop++){</pre>
       *txBufChar = *writeBufAddrChar++;
                                                 // Next byte of write data
       }
    APP_StartCoreTimer(0);
    APP_CoreTimer_Delay(180000);
```

## Example 46-4: PIO Mode Configuration Code (Continued)

```
// PIO mode read example
   uint32_t readLoop, bufLoop, checkLoop;
   uint32_t *readBuf = (uint32_t *) PIO_READ_BUF_ADDR;
   uint32_t * writeBuf = (uint32_t *) WRITE_BUF_ADDR;
   uint8_t tempAddress1, tempAddress2, tempAddress3;
   uint32_t errCount = 1;
   // Address manipulation
   tempAddress1 = (uint8_t) (address >> 16);
   tempAddress2 = (uint8_t) (address >> 8);
   tempAddress3 = (uint8_t) address;
   address = tempAddress1 | tempAddress2 << 8 | tempAddress3 << 16;
   SQI1CFG = 0x82209019;
                                         // Configure SQI for PIO mode
   SQI1THR = 0x00000100;
                                         // Set up control threshold
   SOI1CMDTHR = 0 \times 00000400;
                                        // Set up transmit command threshold
   SQI1INTTHR = 0 \times 00000400;
                                        // Set up transmit interrupt threshold
                                         // NOP
   SQI1CON = 0x00510001;
                                         // NOP
   SQI1CON = 0x00510001;
                                         // NOP
   SOI1CON = 0x00510001;
   SQI1CON = 0x00190001;
                                         // FAST_READ
   SQI1CON = 0x00190004;
                                         // ADDRESS, DUMMY
   SQI1TXBUF = SST26VF_FAST_READ << 24 | 0x00000000;
   SQI1TXBUF = 0x0 << 24 | address;
                                         // 256 bytes of data to be read from Flash
   SQI1CON = 0x005A0100;
   SQI1CMDTHR = 0 \times 0000001F;
                                        // Configure transmit threshold
   for (readLoop = 0; readLoop < 8; readLoop++)</pre>
       while ((SQI1STAT1& 0xFF)!= 0x1F);
       for (bufLoop=0; bufLoop < MAX_READ_BUF_DEPTH; bufLoop++){</pre>
            *readBuf++ = SQI1RXBUF;
                                      // Dump received data into a buffer
   }
       readBuf = (uint32_t *) PIO_READ_BUF_ADDR;
       for (checkLoop=0; checkLoop <64; checkLoop++){</pre>
       if (*readBuf++ != *writeBuf++)
           errCount++;
   return errCount;
```

#### 46.6.3 XIP Mode

XIP mode as described in the previous sections is used to execute code out of serial Flash devices. This mode uses an optimal timing setup for faster execution. For the SQI module to function properly in XIP mode, the Host processor should program the SQI1XCON1 and SQI1XCON2 registers as required, and then set the MODE<2:0> bits in the SQI1CFG register to switch to XIP mode. The SQI module has two additional control registers; SQI1XCON3 and SQI1XCON4, which provide additional command support that might be required by Flash prior to executing write and/or read commands. The SQI1XCON3 and SQI1XCON4 registers programming is optional. Figure 46-12 shows the XIP mode flow diagram.

**Note:** If XIP is done with CACHE enabled, make sure the SQI Flash device is in Burst mode and any reads are performed through burst read to avoid exceptions.

Figure 46-12: XIP Mode Flowchart Start Configure XIP Control Register 1 (SQI1XCON1) Configure XIP Control Register 2 (SQI1XCON2) Additional commands Yes needed in XIP mode? (Optional) Configure XIP Control Register 3 (SQI1XCON3) Configure XIP Control Register 4 (SQI1XCON4) Configure SQI for XIP mode (SQI1CFG) Access SQI through Memory Mapped Area (refer to specific device data sheet)

End

Code to configure XIP mode is provided in Example 46-5.

## **Example 46-5: XIP Mode Configuration Code**

```
// Assumptions: Flash is already written
// Flash Commands
#define SST26VF_FAST_READ0x0B
#define MAX_WRITE_BUF_DEPTH
                                     16
#define MAX_READ_BUF_DEPTH
#define WRITE_BUF_ADDR
                                   0xA0060000
#define XIP_READ_BUF_ADDR
#define XIP_READ_BUF_ADDR 0xA0060400 #define XIP_UNCACHED_ADDR_MASK 0xF0000000
#define SQI_TXBUF_ADDR
                                    0xBF8E2024
#define SQI_RXBUF_ADDR
                                    0xBF8E2028
#define MAX_BUF_DEPTH
#define FLASH_PAGE_ADDR
                                    0x00100000
    uint32_t readLoop, checkLoop;
    uint32_t * writeBuf = (uint32_t *) WRITE_BUF_ADDR;
    uint32_t * sqiXIPAddr;
    uint32_t * readBuf = (uint32_t *) XIP_READ_BUF_ADDR;
    // Address decoding
    address = XIP_UNCACHED_ADDR_MASK | address;
    sqiXIPAddr = (uint32_t *) address;
    // All command set to QUAD lane mode, FASTREAD opcode, 3 address bytes and
    // 1 dummy byte
    SQI1XCON1 = 0x002C2EAA;
    //Mode code set to 0, Mode bytes set to 0, CS1 enabled
    SQI1XCON2 = 0x00000400;
    SQI1CFG = 0x8220901B;
                                  // Configure SQI for PIO mode
    // Access the SQI flash through memory mapped address (256 bytes)
    for (readLoop = 0; readLoop < 64; readLoop++){</pre>
        *readBuf++ = *sqiXIPAddr++;
```

# 46.7 SQI DATA FLOW MODES

The SQI module is a synchronous SPI-compatible serial port, which can operate in typical SPI modes 0 and 3 (specified by the CPOL bit (SQI1CFG<4>) and the CPHA bit (SQI1CFG<3>)).

#### 46.7.1 Mode 0 and Mode 3

Mode 0 and Mode 3 are typical SPI modes of operation, which are differentiated by the CPOL and CPHA bit settings. When CPOL and CPHA are set to '0', the SQI module operates in Mode 0. When these two bits are set to '1', the SQI module operates in Mode 3.

As shown in Figure 46-13 and Figure 46-14, the primary difference between Mode 0 and Mode 3 concerns the state of SQI clock when the SQI controller is in Idle mode (i.e., no transfers are in progress). In Mode 0, the SQI clock stays low during Idle mode and in Mode 3, it stays high (provides a better clock edge entering active mode). In Mode 0, the SQI clock is held low at the start and the end of the SQI transfer cycle, whereas in Mode 3, the SQI clock is held high at the start and end of the transfer cycle. In both modes, the SQI data input in sampled on the rising edge of the SQI clock, and the SQI data output is clocked on the falling edge of the SQI clock.

Figure 46-13: Mode 0 (CPHA = 0, CPOL = 0)



Figure 46-14: Mode 3 (CPHA = 1, CPOL = 1)



# 46.8 FLASH INSTRUCTIONS AND SEQUENCE DIAGRAMS QUICK REFERENCE

This section provides a quick reference to a few general Flash instructions and sequence diagrams using the Microchip SST26VF016/031 Quad Flash device. See the "Serial Quad I/O (SQI) Flash Memory SST26VF016 / SST26VF032 Data Sheet" (DS20005017) for additional details.

Table 46-3 describes the set of Flash commands implemented by the SST26VF016/032 SQI Flash device.

Table 46-3: Quad Flash Memory Sample Instructions

| Instruction                                    | Description                    | Command<br>Byte | Number of<br>Address<br>Bytes | Number of<br>Dummy<br>Bytes | Number of<br>Data Bytes |
|------------------------------------------------|--------------------------------|-----------------|-------------------------------|-----------------------------|-------------------------|
| RSTEN                                          | Reset Enable                   | 0x66            | 0                             | 0                           | 0                       |
| RST <sup>(1)</sup>                             | Reset Memory                   | 0x99            | 0                             | 0                           | 0                       |
| EQIO                                           | Enable Quad I/O                | 0x38            | 0                             | 0                           | 0                       |
| RSTEQIO <sup>(2)</sup>                         | Reset Quad I/O                 | 0xFF            | 0                             | 0                           | 0                       |
| Read <sup>(3)</sup>                            | Read Memory                    | 0x03            | 3                             | 0                           | ≥ 1                     |
| High-Speed<br>Read/Fast<br>Read <sup>(3)</sup> | Read Memory at<br>Higher Speed | 0x0B            | 3                             | 1                           | ≥ 1                     |
| JEDEC-ID <sup>(3,4)</sup>                      | Read JEDEC ID                  | 0x9F            | 0                             | 0                           | 3 to infinity ≥ 3       |

- **Note 1:** The RST command is only executed if the RSTEN command is executed first. Any intervening command will disable Reset.
  - 2: The Device accepts eight-clock command in SPI mode, or two-clock command in SQI mode.
  - **3:** After a power cycle, Read, High-Speed Read, and JEDEC-ID Read instructions input and output cycles are SPI bus protocol.
  - 4: The Quad J-ID read wraps the three Quad J-ID Bytes of data until terminated by a low-to-high transition on the SQICS0/SQICS1 pins.

# 46.8.1 Instruction Sequence Diagrams

# 46.8.1.1 RESET-ENABLE (RSTEN) AND RESET (RST)

The Reset operation is used as a system software reset of the Flash device. Reset operation consists of two commands: Reset Enable and Reset (RST). As an example, to reset the memory, the SQI first drives the  $\overline{SQICS0}$  pin low (assuming Flash memory is connected to  $\overline{SQICS0}$ ), sends the Reset Enable command (0x66), and then drives the  $\overline{SQICS0}$  pin high. Next, the  $\overline{SQICS0}$  drives the  $\overline{SQICS0}$  pin low again, sends the Reset command (0x99), and then drives the  $\overline{SQICS0}$  pin high, as shown in Figure 46-15.

**Note:** Any command other than the Reset command after the Reset Enable command will disable the Reset Enable.

Figure 46-15: Reset Sequence



## 46.8.1.2 ENABLE QUAD I/O (EQIO)

The Enable Quad I/O (EQIO) instruction (0x38) enables the Flash Memory for SQI bus operation. Upon completion of the instruction, all instructions thereafter will be 4-bit multiplexed input/output until a power cycle or a "Reset Quad I/O instruction" is executed. The Reset Quad I/O instruction (0xFF) is executed in the same manner as Enable Quad I/O. Refer to Figure 46-16.

Figure 46-16: Enable Quad I/O Sequence



#### 46.8.1.3 READ

The Read instruction (0x03) is only supported in SPI bus protocol Modes 0 or 3. This instruction is not supported in Dual/Quad Lane modes. The memory outputs the data starting from the specified address location, and then continuously <u>streams</u> the <u>data output</u> through all addresses until terminated by a low-to-high transition on the <u>SQICS0</u> or <u>SQICS1</u> pin. The Read instruction is initiated by executing an 8-bit command (0x03), followed by a 24-bit address, as shown in <u>Figure 46-17</u>. Chip Select will remain active-low for the duration of the Read cycle.

Figure 46-17: Read Sequence



## 46.8.1.4 HIGH-SPEED/FAST QUAD READ

The High-Speed Read (0x0B) instruction is supported in both the SPI bus protocol and the SQI bus protocol (Dual/Quad Lane mode). Figure 46-18 shows the timing diagram of the Quad Lane High Speed Read instruction. To execute this instruction with the SST16VF series Quad Flash, the SQI module would first issue an Enable Quad I/O instruction (refer to 46.8.1.2 "Enable Quad I/O (EQIO)") followed by a High Speed Read instruction (0x0B).

Figure 46-18: High-Speed Read Single Lane Sequence



Figure 46-19: High-Speed Read Quad Lane Sequence



## 46.8.1.5 JEDEC-ID READ

The JEDEC-ID Read instruction reads the manufacturer and device identifications, and is executed by driving the  $\overline{SQICS0}$  pin low (assuming the Flash is connected to  $\overline{SQICS0}$ ), and then sending the JEDEC-ID instruction (0x9F). The memory outputs the device ID (up to 3 bytes), immediately after the instruction, as shown in Figure 46-20.





## 46.9 EFFECTS OF RESET

# 46.9.1 Device Reset (MCLR)

All SQI registers are forced to their reset states upon a device Reset. When the asynchronous reset input goes active, the SQI module resets:

- All read/write bits in all registers (SQI1XCON1, SQI1XCON2, SQI1CFG, SQI1CON, etc.)
- · The transmit, receive, and control buffers to the empty state
- The SQI1TXDATA and SQI1RXDATA registers
- The SQI1CLKCON register, setting TsQI to TBC/2

#### 46.9.2 Software Reset

A software reset is achieved through the RESET bit of the SQI1CFG register. In this case, the SQI module behaves as if a device Reset has occurred and performs the same reset actions that are described in 46.9.1 "Device Reset (MCLR)".

#### 46.9.3 Power-on Reset

All of the SQI control registers are forced to their reset states when a Power-on Reset occurs.

## 46.9.4 Watchdog Timer Reset

During a Watchdog Timer reset, the SQI module behaves as if a device Reset has occurred and performs the same reset actions that are described in 46.9.1 "Device Reset (MCLR)".

## 46.10 OPERATION IN POWER-SAVING MODES

## 46.10.1 Sleep Mode

When the device enters Sleep mode, the SQI module is disabled and placed into a low-power state where no clocking occurs in the module. Depending on the device, the state of the SQI module is either preserved or reset when the device exits Sleep mode. Refer to the "Power-Saving Features" chapter in the specific device data sheet for details.

#### 46.10.2 Idle Mode

When the device enters Idle mode, the SQI module clocks still operate and the peripheral is functional. However, as the CPU is halted, the SQI module operation is limited to certain functions. BD DMA transfers should run uninterrupted when the device is in Idle mode.

#### 46.10.3 Debug Mode

The behavior of the SQI module is unaltered in Debug mode.

# **46.11 RELATED APPLICATION NOTES**

This section lists application notes that are related to this section of the manual. These application notes may not be written specifically for the PIC32 device family, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes related to the Serial Quad Interface (SQI) module are:

Title Application Note #

No related application notes at this time.

J/A

**lote:** Please visit the Microchip web site (www.microchip.com) for additional application notes and code examples for the PIC32 family of devices.

## 46.12 REVISION HISTORY

# **Revision A (November 2013)**

This is the initial released version of this document.

## Revision B (June 2014)

This revision includes the following updates:

- · The Preliminary status was removed
- The SERMODE bit was eliminated (see Table 46-1)
- The DEASSERT Buffer Descriptor Control Word was added (see Figure 46-5)
- The following figures were added:
  - Figure 46-10: "DMA Mode Flowchart"
  - Figure 46-11: "PIO Mode Flowchart"
  - Figure 46-12: "XIP Mode Flowchart"
- The following code examples were added:
  - Example 46-3: "DMA Mode Configuration Code"
  - Example 46-4: "PIO Mode Configuration Code"
  - Example 46-5: "XIP Mode Configuration Code"
- · Minor updates to text and formatting were incorporated throughout the document

## Revision C (May 2015)

This revision includes the following updates:

- Extensive updates to Table 46-1: "Serial Quadrature Interface (SQI) Register Map"
- Extensive updates to all registers (Register 46-1 through Register 46-26)
- 46.5 "SQI Operation" was added
- Minor updates to text and formatting were incorporated throughout the document

### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2013-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63277-422-4

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# Worldwide Sales and Service

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi. MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Vieio, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

Canada - Toronto Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6. The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755

China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongging Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan

Tel: 86-769-8702-9880

China - Hangzhou Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR

Tel: 852-2943-5100 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai Tel: 86-21-5407-5533

Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829

Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631

Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-3019-1500

Japan - Osaka

Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo

Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828

Taiwan - Taipei

Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351

Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Dusseldorf** 

Tel: 49-2129-3766400

**Germany - Munich** Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Pforzheim Tel: 49-7231-424750

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice

Tel: 39-049-7625286

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw

Tel: 48-22-3325737

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm

Tel: 46-8-5090-4654 **UK - Wokingham** 

Tel: 44-118-921-5800 Fax: 44-118-921-5820

01/27/15